Claims
- 1. An electronic device comprising:a substrate of semiconductor material; memory cells, each including a stack on top of said substrate; each of said stacks comprising a floating gate region of semiconductor material, an intermediate dielectric region, and a control gate region of semiconductor material; and a protective layer extending on top of said substrate and between said stack structures, said protective layer having a height at least equal to that of said stack structures; and word lines of conductive material extending on top of said insulating material layer; said control gate region is physically separated from control gate regions belonging to adjacent stack structures by said protective layer; and said word lines extend on top of said control gate regions and are in electrical contact with said control gate regions.
- 2. The device of claim 1, comprising interconnection lines of metal, and said word lines comprise metal regions coplanar with said interconnection lines.
- 3. The device of claim 2, wherein said interconnection lines and said word lines are formed of tungsten.
- 4. The device of claim 1, wherein said stack structures extend on top of a first portion of said substrate and the device comprises diffused source and drain lines extending parallel to and alternating with one another, at a distance, in said substrate between rows of said stack structures, said diffused source and drain lines having one end that extends in a second portion of said substrate that is remote from said first portion and being electrically connected to source and drain contacts.
- 5. The device of claim 1, comprising first insulating regions and second insulating regions in a first area and, respectively, in a second area, separate from said first area, of a substrate of semiconductor material, wherein said first insulating regions are formed on top of said substrate and have a first height, and said second insulating regions are formed in trenches extending within said substrate and protrude from said trenches at a second height smaller than said first height.
Priority Claims (1)
Number |
Date |
Country |
Kind |
99830735 |
Nov 1999 |
EP |
|
Parent Case Info
This application is a Divisional of pending U.S. patent application Ser. No. 09/718,971, filed Nov. 22, 2000 now U.S. Pat. No. 6,509,222.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
41 13 325 |
Oct 1991 |
DE |
9405037 |
Mar 1994 |
WO |