Electronic system having common mode voltage range enhancement

Information

  • Patent Grant
  • 7994863
  • Patent Number
    7,994,863
  • Date Filed
    Wednesday, December 31, 2008
    15 years ago
  • Date Issued
    Tuesday, August 9, 2011
    12 years ago
Abstract
An electronic system generates at least one floating supply voltage, wherein during operation of the circuit the floating supply voltage tracks a common mode voltage of first and second differential input signals. By tracking the common mode voltage, in at least one embodiment, the floating supply voltage adjusts as the common mode voltage changes. Thus, the floating supply voltages can be based upon the peak-to-peak values of the first and second output signals without factoring in the common mode voltage. In at least one embodiment, the electronic system provides the floating supply voltages to an amplifier. The amplifier amplifies the first and second differential input signals and generates differential output signals. A differential sampling circuit samples the differential output signals to cancel the common mode voltage from the differential output signals. In at least one embodiment, an analog-to-digital converter converts the sampled differential output signals into a digital output signal.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates in general to the field of signal processing, and more specifically to an electronic system having common mode voltage range enhancement.


2. Description of the Related Art


Electronic systems often include amplifiers to amplify one or more signals. FIG. 1 depicts an embodiment of an electronic data acquisition system 100 that includes an amplifier 102. Signal source is, for example, a transducer that senses a physical event, such as a seismic event, and generates differential input signals VINS+ and VINS− that represent the physical event. Signal source 103 is connected to amplifier 102 via cables 108 and 109. In seismic exploration environments, the physical events can be the detection of ground vibrations. Additionally, in some applications, such as in a seismic exploration environment, cables 108 and 109 can be, for example, 40 ft-150 ft long. Electrostatic and/or electromagnetic sources in the vicinity of cables 108 and 109 can induce an undesirable common mode voltage VCM in the cables 108 and 109. The differential input signals VINS+ and VINS− are then superimposed on the common mode voltage VCM to generate respective input signals VIN+ and VIN−. Thus, the input signal VIN+ includes two components, i.e. signal VINS+ and the common mode voltage VCM. Likewise, input signal VIN− includes two components, i.e. signal VINS− and the common mode voltage VCM. Input signal VIN+=VCM+VINS+, and input signal VIN−=VCM+VINS−. Because input signals VINS+ and VINS− are differential signals, VINS+=−VINS−, i.e. signal VINS+ is an opposite polarity equivalent of signal VINS−.


Amplifier 102 receives input signals VIN+ and VIN−. Amplifier 102 is generally designed to reject the common mode voltage VCM, amplify the differential input signals VINS+ and VINS−, and generate differential output signals VOUT+ and VOUT−. In at least one embodiment, VINS+=−VINS− and VOUT+=VOUT−. The output signals VOUT+ and VOUT− can be used in many applications, such as input signals to an analog-to-digital converter (ADC) 104. The ADC 104 generates a digital output signal y(n) that represents the difference between input signals VIN+ and VIN−. Amplifier 102 operates from two, fixed supply voltage rails VH+ and VH−. A fixed voltage supply 106 generates the two fixed, supply voltage rails VH+ and VH−. The supply voltage rails VH+ and VH− are set to accommodate the maximum and minimum excursions of VIN+ and VIN−.



FIG. 2A depicts an exemplary voltage plot 200A associated with operation of amplifier 102 and common mode voltage VCM. Referring to FIGS. 1 and 2A, exemplary input signals VIN+ and VIN− vary over time and have respective maximum and minimum voltages of maxVIN and minVIN. “VIN” represents VIN+ and VIN− unless otherwise indicated. To prevent distortion of output signal VOUT+ and VOUT−, the values of fixed supply voltages VH+ and VH− are set so that VH+ is at least equal to the greater of (maxVCM+VINPP/2), and VH− is less than or equal to (minVCM−VINPP/2). VINPP is the peak-to-peak voltage of input signals VIN+ and VIN−. “maxVCM” is the maximum anticipated value of the common mode voltage VCM, and minVCM is the minimum anticipated value of the common mode voltage VCM. The supply voltages VH− and VH− are set to account for both the maximum and minimum excursions of input signal voltages VIN+ and VIN−.



FIG. 2B depicts a time varying voltage plot 200B of input signals VIN+ and VIN− having common mode voltage VCM superimposed on respective differential signals VINS+ and VINS−. In at least one embodiment, the maximum and minimum values of common mode voltage VCM is several times larger than the peak voltages of differential input VINS+ and VINS−. Power must be allocated to accommodate the common mode portion of the input signals to amplifier 102. For example, the common mode voltage can be relatively large, such as −10V<VCM<+10V and the differential signals VINS+ and VINS− have voltages that can be relatively small, such as +/−100 millivolts to, for example, +/−2.5 V. For a +/−10 V maximum/minimum common mode voltage VCM and +/−2.5 V maximum/minimum differential signals VINS+ and VINS−, the power requirements of amplifier 102 are P=I·(+/−12.5 V). “P” is the power supplied by fixed voltage supply 106, and “I” is the current supplied by fixed voltage supply 106.


Supplying power to accommodate the common mode voltage VCM when the differential signals are relatively small is generally inefficient and requires components with higher operational power limits. Higher operational power components generally trade off cost with accuracy.


SUMMARY OF THE INVENTION

In one embodiment of the present invention, an apparatus includes a circuit to generate a floating first supply voltage, wherein during operation of the circuit the first supply voltage tracks a common mode voltage of first and second input signals.


In another embodiment of the present invention, a method includes generating a floating first supply voltage that tracks a common mode voltage of first and second input signals. The method further includes providing the first supply voltage to a first circuit.


In a further embodiment of the present invention, an apparatus includes a common mode voltage detector to detect a common mode voltage of first and second input signals. The apparatus further includes a floating supply voltage generator to generate a first floating supply voltage and a second floating supply voltage, wherein the first and second floating supply voltages track the common mode voltage and the first floating supply voltage and second floating supply voltage are equivalent polar opposites. The apparatus also includes a first amplifier configured to receive the first and second floating supply voltages and to amplify the first input signal to generate a first amplified input signal. The apparatus additionally includes a second amplifier configured to receive the first and second floating supply voltages and to amplify the second input signal to generate a second amplified input signal and an analog-to-digital converter to convert a difference between the first and second amplified input signals into a digital signal.





BRIEF DESCRIPTION OF THE DRAWINGS

The present invention may be better understood, and its numerous objects, features and advantages made apparent to those skilled in the art by referencing the accompanying drawings. The use of the same reference number throughout the several figures designates a like or similar element.



FIG. 1 (labeled prior art) depicts an electronic system with an amplifier operating from fixed supply voltages.



FIGS. 2A and 2B (labeled prior art) depict a relationship between the fixed supply voltages and the common mode voltage affected input signals to the electronic system of FIG. 1.



FIG. 3 depicts an electronic system having floating supply voltages.



FIG. 4 depicts an embodiment of the electronic system of FIG. 3.



FIG. 5 depicts timing signals for a switched capacitor network of the electronic system of FIG. 4.



FIGS. 6 and 7 depict a tracking relationship between the floating supply voltages of the electronic system of FIG. 4 and different common mode voltages.



FIG. 8 depicts a tracking relationship between the floating supply voltages of the electronic system of FIG. 4 and a time-varying common mode voltage.



FIG. 9 depicts a floating power supply generator for the electronic system of FIG. 3.





DETAILED DESCRIPTION

In at least one embodiment, an electronic system generates at least one floating supply voltage, wherein during operation of the circuit the floating supply voltage tracks a common mode voltage of first and second input signals. By tracking the common mode voltage, in at least one embodiment, the floating supply voltage adjusts as the common mode voltage changes. Thus, in at least one embodiment, the floating supply voltages can be based upon the peak-to-peak values of the first and second output signals without factoring in the common mode voltage. By floating the supply voltages and referencing the supply voltages to the common mode voltage, the common mode voltage can be rejected without allocating power to process the common mode voltage. In other words, in at least one embodiment, power levels are established based on the signal portion of the input signals and not by the common mode voltage. Additionally, in at least one embodiment, the input signals are sampled differentially prior to subsequent processing by an analog-to-digital converter so that the common mode signal is not digitized.


In at least one embodiment, the voltage rails of the floating supply voltage are approximately equal to one-half of the maximum peak-to-peak value of the first and second output signals regardless of the value of the common mode voltage. In at least one embodiment, the electronic system generates positive and negative floating supply voltages that track the common mode voltage of the first and second input signals and provides the floating supply voltages to at least one amplifier, such as a differential amplifier.


In at least one embodiment, the electronic system detects the common mode voltage of the first and second input signals and generates each floating supply voltage using a power transfer circuit referenced to the common mode voltage. One or more amplifiers operate from the floating supply voltages and receive the first and second input signals. The floating supply voltages track the common mode voltage. In at least one embodiment, two amplifiers each generate a respective output signal that tracks the input signal to the respective amplifier. An analog-to-digital converter (ADC) converts a difference between the output signals into a digital signal. The ADC and the amplifiers can operate from lower supply voltages that are substantially independent from the common mode voltage of the input signals. By operating from lower supply voltages, such as +/−2.5 V (i.e. 5V), in at least one embodiment, standard, high quality components can be used in place of higher voltage, lower quality components. Thus, the electronic system can efficiently provide common mode range enhancement by, for example, operating devices using supply voltages that are less than the largest common mode voltage plus maximum peak-to-peak signal voltage.


The ADC includes a switched capacitor network to alternately couple the input signals to respective sampling capacitors and alternatively couple the sampling capacitors to a second circuit to, for example, complete the analog-to-digital conversion of the input signals. In at least one embodiment, the switched capacitor network substantially translates the common mode voltage of the input signals to a lower common mode voltage of the ADC.



FIG. 3 depicts an electronic system 300 that includes floating supply voltage generator 302 to generate floating supply voltages VFLOAT+ and VFLOAT− that track a common mode voltage VCM of input signals VIN+ and VIN−. The common mode voltage VCM can be generated in any number of ways, such as inducement by electrostatic and/or electromagnetic sources in the vicinity of conductors connected to input nodes 312 and 314 of respective amplifiers 304 and 306. Exemplary conductors are cables 108 and 109 (FIG. 1). Electronic system 300 receives input signals VIN+ and VIN−. The input signals VIN+ and VIN− can be generated by any source, such as signal source 103 (FIG. 1). In at least one embodiment, the input signals VIN+ and VIN− include respective differential signals VINS+ and VINS− that are generated by a sensor that senses seismic activity in, for example, oil and gas exploration operations. In at least one embodiment, signals VINS+ and VINS− are differential signals, i.e. signal VINS+ is an opposite polarity equivalent of signal VINS− such that VINS+=−VINS−. In at least one embodiment, VINS+ and VINS− are not differential signals. In at least one embodiment, the input signal VIN+=VCM+VINS+, and the input signal VIN−=VCM+VINS−. Amplifiers 304 and 306 receive respective input signals VIN+ and VIN−. Amplifiers 304 and 306 each receive and operate from floating supply voltages VFLOAT+ and VFLOAT−.


A common mode voltage detector 308 detects the common mode voltage VCM of input signals VIN+ and VIN−. The floating supply voltage generator 302 generates floating supply voltages VFLOAT− and VFLOAT− to track the common mode voltage VCM. Thus, the floating supply voltages VFLOAT− and VFLOAT− are generated relative to the common mode voltage VCM. In at least one embodiment, the floating supply voltage generator 302 also generates a fixed voltage VDD. In at least one embodiment, to prevent distortion of output signals VOUT+ and VOUT−, the floating supply voltage generator 302 generates floating supply voltages VFLOAT+ and VFLOAT− so that VFLOAT+=(VDD+VCM) and VFLOAT−=(VCM−VDD). The fixed voltage VDD can be set so that voltage VDD is greater than or equal to (maxVOUTPP)/2 but less than [(maxVOUTPP)/2+maxVCM]. “maxVOUTPP” represents the maximum peak-to-peak voltage of output signals VOUT+ and VOUT−.


Additionally, the fixed voltage VDD can be set so that voltage VDD is greater than or equal to (maxVINPP)/2. “maxVINPP” represents the maximum peak-to-peak voltage of output signals VIN+ and VIN−. In at least one embodiment, floating supply voltages VFLOAT+ and VFLOAT− are set to provide an operating margin to accommodate full-swing signal voltages plus operating voltages of components using floating supply voltages VFLOAT+ and VFLOAT−. Thus, in at least one embodiment, to prevent distortion of output signals VOUT+ and VOUT−, the floating supply voltage generator 302 generates floating supply voltages VFLOAT+ and VFLOAT− so that VFLOAT+=(VDD+VCM+VM) and VFLOAT−=(VCM−VDD−VM). “VM” represents the voltage margin that provides a sufficient margin to allow components, such as amplifiers 304 and 306 to operate. The voltage margin VM includes, for example, threshold voltages for field effect transistors of amplifiers 304 and 306.


The particular implementation of floating supply voltage generator 302 is a matter of design choice. In at least one embodiment, a switched capacitor, power transfer circuit transfers power from one set of capacitors to another while using common mode voltage VCM as a reference to generate floating voltages VFLOAT+ and VFLOAT−. FIG. 4 depicts an exemplary power transfer circuit using a switched capacitor network. In at least one embodiment, a power transfer circuit utilizes a transformer to transfer power and generate the floating voltages VFLOAT+ and VFLOAT−. FIG. 9 depicts an exemplary transformer-based power transfer circuit. Other circuits, such as a floating battery can also be used.


Output signals VOUT+ and VOUT− respectively represent amplified input signals VIN+ and VIN−. “maxVCM” represents the maximum anticipated value of the common mode voltage VCM. In at least one embodiment, if amplifiers 304 and 306 have unity gain, then VOUT+=VIN+ and VOUT−=VIN−. Thus, for unity gain, the fixed supply voltage VDD can be set so that the voltage value of fixed supply voltage VDD is greater than or equal to (maxVINPP)/2 but less than [(maxVINPP)/2+maxVCM]. “maxVINPP” represents the maximum peak-to-peak voltage of input signals VIN+ and VIN−. For example, if output signals VOUT+ and VOUT− have peak-to-peak voltages of 5V and VCM has maximum/minimum values of +/−10V, then 2.5≦VDD≦12.5. In at least one embodiment, fixed supply voltage VDD is equal to maxVOUTPP/2. For example, for amplifiers 304 and 306 with unity gain, if input signals VIN+ and VIN− have maximum peak-to-peak values of 5V, voltage VDD=2.5 V. Thus, since the floating supply voltages VFLOAT+ and VFLOAT− track the common mode voltage VCM, the fixed supply voltage VDD can be determined independently of the common mode voltage VCM.


In at least one embodiment, for a common mode maximum voltage of +/−10V, signals VINS+ and VINS− having a maximum voltage of +/−2.5 V (i.e. (maxVINPP)/2=2.5V), VFLOAT+=(VDD+VCM), VFLOAT−=(VCM−VDD), and for unity gain amplifiers 304 and 306, the power P supplied to each of amplifiers 304 and 306 is P=I·(+/−2.5), where “I” is the current supplied to each of amplifiers 304 and 306. Thus, compared to amplifier 102 (FIG. 1), in at least one embodiment, amplifiers 304 and 306 use 80% less power. In at least one embodiment, the operating margin voltage VM is also factored into the power calculation (i.e. VFLOAT+=(VDD+VCM+VM) and VFLOAT−=(VCM−VDD−VM)) such that P=I·(+/−maxVINPP+/−VM). However, since (VFLOAT+−VFLOAT−)<(VH+−VH−), VINS++VM<VH+ and VINS−−VM>VH−. So, the power P supplied to each amplifier 304 and 306 is still less than the power supplied to amplifier 102 (FIG. 1).


The particular selection, configuration, and number of circuits receiving floating supply voltage VFLOAT+, VFLOAT−, or both VFLOAT+ and VFLOAT− is a matter of design choice. The floating supply voltage is useful for virtually any circuit whose supply voltage is conventionally set to account for common mode voltage levels plus input signal voltage levels.


Amplifiers 304 and 306 generate respective output signals VOUT+ and VOUT−. Signal processor 310 receives output signals VOUT+ and VOUT− and processes output signals VOUT+ and VOUT− to generate output signal y(n). In at least one embodiment, signal processor 310 is an ADC.



FIG. 4 depicts electronic system 400, which represents one embodiment of electronic system 300. Electronic system 400 includes a floating supply voltage generator 402, which represents one embodiment of floating supply voltage generator 302. The floating supply voltage generator 402 generates floating supply voltages VFLOAT+ and VFLOAT− to track the common mode voltage VCM of input signals VIN+ and VIN−. Common mode voltage detector 404, which represents one embodiment of common mode voltage detector 308, includes resistors 406 and 408. In at least one embodiment, signals VINS+ and VINS− are differential signals, i.e. =signal VINS+ is an opposite polarity equivalent of signal VINS− such that VINS+=−VINS−. Thus, by forming a voltage divider with matching resistors 406 and 408, the voltage at the junction of resistors 406 and 408 represents the common mode voltage VCM. i.e. VCM=(VIN++VIN−)/2. The exact value of resistance R is a matter of design choice and is, for example, 1 Mohm. The non-inverting input terminal of operational amplifier 409 receives the common mode voltage VCM. Operational amplifier 409 is configured to provide unity gain so that the output of operational amplifier 409 is the common mode voltage VCM.


Operational amplifier 409 operates from fixed supply voltages VH+ and VH−. In at least one embodiment, supply voltages VH+ and VH− are respectively equal to [(VOUTPP+/2)+maxVCM] and −[(VOUTPP+/2)+maxVCM]. In at least one embodiment, maxVCM is 10V, VOUTPP is 5V, so VH+=12.5V and VH−=−12.5V. Operational amplifier 409 draws very little current. Thus, although the supply voltages VH− and VH− are relatively large compared to the peak-to-peak voltage levels of input signals VIN+ and VIN−, operational amplifier 409 dissipates very little power. Additionally, operational amplifier 409 can be a simple design. In at least one embodiment, operational amplifiers 442 and 444 are internal components of a CS3301A or CS3302A programmable gain amplifier available from Cirrus Logic, Inc. of Austin, Tex.


In at least one embodiment, the floating supply voltage generator 402 is a power transfer circuit that transfers power from fixed voltage supply 411 to power storage circuits. In at least one embodiment, the power storage circuits are capacitors 424 and 430. The floating supply voltage generator 402 includes a VFLOAT controller 410 that operates switches 418 and 420. VFLOAT controller 410 operates switches 418 and 420 so that capacitor 422 alternatively charges to voltage VDD—GND and transfers the charge to capacitor 424. The floating supply voltage generator 402 receives the common mode voltage VCM as a reference voltage. Capacitor 424 is referenced on one node to the common mode voltage VCM and on the other node to node 426. In at least one embodiment, VFLOAT controller 410 operates switches 418 and 420 to transfer charge from capacitor 422 to capacitor 424 at a rate sufficient to maintain node 426 at floating supply voltage VFLOAT−. The switching frequency of switches 418 and 420 is a matter of design choice and depends upon, for example, the size of capacitors 422 and 424, the current demand of devices supplied with power from floating supply voltage generator 402, the value of floating supply voltage VFLOAT+, and the amount of ripple voltage on floating supply voltage VFLOAT+. The switching frequency of switches 418 and 420 can be fixed or variable. Exemplary values of capacitors 422 and 428 is 1 μF or smaller, and an exemplary value of capacitors 424 and 430 is 10 μF. Thus, floating supply voltage VFLOAT+ tracks the common mode voltage VCM. In at least one embodiment, charge is transferred from capacitor 422 to capacitor 424 so that VFLOAT+−VCM−VM=VDD.


The floating supply voltage generator 402 also includes VFLOAT controller 412. VFLOAT controller 412 operates in the same manner as VFLOAT controller 410 to transfer power from capacitor 428 to 430. VFLOAT controller 412 operates switch 432 between node 436 at voltage VDD and node 438 at VCM and operates switch 434 between the GND node and node 440 at VFLOAT−. Thus, floating supply voltage VFLOAT− also tracks the common mode voltage VCM. In at least one embodiment, power is transferred from capacitor 428 to capacitor 430 so that [(VFLOAT−)+VCM+VM]=−VDD.


Electronic system 400 also includes amplifiers 442 and 444. Although amplifiers 442 and 444 are depicted individually, amplifiers 442 and 444 can be part of a dual input, dual output amplifier 445. Amplifiers 442 and 444 operate from floating supply voltages VFLOAT− and VFLOAT−. Thus, regardless of the value of common mode voltage VCM, amplifiers 442 and 444 are able to process respective input signals VIN+ and VIN− without clipping the output signals VOUT+ and VOUT−. The gain of amplifiers 442 and 444 is a matter of design choice and is the overall gain of the amplifiers 442 and 444 established by the values of resistors 446, 447, and 450.


A switched capacitor network 449 of ADC 448 receives output signals VOUT+ and VOUT−. The switched capacitor network 449 transfers a charge proportion to the difference signal (VOUT+)−(VOUT−) to node 451 of ADC signal processor 452 and transfers a charge proportional to the difference signal (VOUT−)−(VOUT+) to node 454 of ADC in accordance with timing signals Φ1, Φ1D, Φ2, and Φ2D. Timing signals Φ1, Φ1D, Φ2, and Φ2D control the conductivity of switches 456-470 in accordance with Table 1:












TABLE 1







Timing Signal
Switches Controlled









Φ1
464 and 466



Φ1D
456 and 462



Φ2
468 and 470



Φ2D
458 and 460











ADC 448 is, for example, a 24-bit geophysical, single/dual-channel delta-sigma modulators part number CS5371A or CS5372A available from Cirrus Logic, Inc. of Austin, Tex. The particular frequency of timing signals timing signals Φ1, Φ1D, Φ2, and Φ2D is a matter of design choice and depends upon, for example, a desired sample rate of output signals VOUT+ and VOUT−.



FIG. 5 depicts an exemplary embodiment of timing signals Φ1, Φ1D, Φ2, and  2D 500. In the embodiment of FIG. 5, switches 456-470 conduct when the timing signal controlling the respective switch is ‘high’, and switches 456-470 are nonconductive when the timing signal controlling the respective switch is ‘low’.


Referring to FIGS. 4, 5, and 6, when timing signals Φ1 and Φ1D are high, capacitors 472 and 474 respectively charge to (VCM(ADC)−VOUT+) and (VCM(ADC)−VOUT−). The voltage at node 476 is set to the common mode voltage (“VCM(ADC)”) of the ADC 448, which is often VDD/2. When timing signals Φ2 and Φ2D are high, capacitor 472 charges to (VCM(ADC)−VOUT−). Therefore, the net transfer of charge across capacitor 472 is proportional to [(VCM(ADC)−VOUT−)−(VCM(ADC)−VOUT+)]=(VOUT+−VOUT−). Since VOUT+ and VOUT− both include the common mode voltage VCM, the switch capacitor network 449 eliminates the common mode voltage VCM from the difference signal (VOUT+−VOUT−). Similarly, when timing signals Φ2 and Φ2D are high, capacitor 474 charges to (VCM(ADC)−VOUT+). Therefore, the net transfer of charge across capacitor 474 is proportional to −[(VCM(ADC)−VOUT−)−(VCM(ADC)−VOUT+)]=(VOUT−−VOUT+). Since VOUT+ and VOUT− both include the common mode voltage VCM, the switch capacitor network 449 eliminates the common mode voltage VCM from the difference signal (VOUT−−VOUT+).


The bandgap reference 480 provides proper scaling of the digital output signal y(n) from ADC 448. Digital Input/Output (I/O) 482 connects the digital output signal y(n) to downstream components (not shown). In at least one embodiment, ADC signal processor 452, bandgap reference 480, and digital I/O 482 operate from supply voltage VDD and a ground reference GND. In at least one embodiment, ADC signal processor 452, bandgap reference 480, and/or digital I/O 482 operate from supply voltages VDD+ and VDD−.



FIGS. 6 and 7 depict two embodiments of input signals VIN+ and VIN− relative to common mode voltage VCM and floating supply voltages VFLOAT+ and VFLOAT− for unity gain amplifiers 442 and 444. The common mode voltage VCM is positive for plot 600 and negative for plot 700. A comparison of signal plot 600 to signal plot 700 of FIGS. 6 and 7 depicts a tracking relationship between the floating supply voltages VFLOAT+ and VFLOAT− of electronic system 400 and different common mode voltages VCM.



FIG. 8 depicts a tracking relationship between the floating supply voltages VFLOAT+ and VFLOAT− of the electronic system 400 and a time-varying common mode voltage VCM. The differential signals VINS+ and VINS− are superimposed on the time-varying common mode voltage VCM, and the floating supply voltages VFLOAT+ and VFLOAT− track the common mode voltage VCM.



FIG. 9 depicts a supply voltage generator 900, which represents one embodiment of floating supply voltage generator 302. Supply voltage generator 900 is a power transfer circuit that receives an alternating current (AC) voltage VAC on a primary coil 902 of 1:N transformer 904. “N” represents the ratio of turns of primary coil 902 to turns of secondary coil 906. The voltage VAC can be supplied from any source and, in at least one embodiment, is generated internally from supply voltages VDD+ and VDD−. Transformer 904 includes a center tap 908 at the common mode voltage VCM so that the floating supply voltages VFLOAT+ and VFLOAT− track the common voltage VCM. The output of transformer 904 is rectified by rectifier 910 to generate floating supply voltages VFLOAT+ and VFLOAT− across filter capacitor 912 to form a floating supply voltage source. In at least one embodiment, rectifier 910 is a full-bridge diode rectifier. The capacitance of filter capacitor 912 is a matter of design choice and is, for example, 10 μF.


Thus, in at least one embodiment, a large common mode voltage is superimposed on relatively small differential signals. In at least one embodiment, the electronic system reduces power for an ADC system by generating floating supply voltages that track the common mode voltage and have values sufficient to process the differential signals and differential output signals.


Although the present invention has been described in detail, it should be understood that various changes, substitutions and alterations can be made hereto without departing from the spirit and scope of the invention as defined by the appended claims.

Claims
  • 1. An apparatus comprising: a circuit to generate a floating first supply voltage, wherein during operation of the circuit the first supply voltage tracks a common mode voltage of first and second input signals, wherein the circuit is further configured to generate a second supply voltage and, during operation of the circuit, the second supply voltage tracks the common mode voltage;a first amplifier having a first voltage input terminal coupled to the circuit to receive the first supply voltage and a second voltage terminal to receive the second supply voltage, wherein during operation the first amplifier receives and amplifies the first input signal to generate a first amplified input signal;a second amplifier having a first voltage input terminal coupled to the circuit to receive the first supply voltage and a second voltage terminal to receive the second supply voltage, wherein during operation the second amplifier receives and amplifies the second input signal to generate a second amplified input signal; andan analog-to-digital converter, the analog-to-digital converter comprising: an input sampling circuit coupled to the first amplifier and the second amplifier to sample the first and second amplified input signals and substantially eliminate the common mode voltage from the first and second amplified input signals.
  • 2. The apparatus of claim 1 further comprising: a first amplifier having a voltage input terminal coupled to the circuit to receive the first supply voltage.
  • 3. The apparatus of claim 1 wherein the circuit further comprises: a power transfer circuit to transfer power from a first fixed voltage supply to a first power storage circuit to generate the first supply voltage, wherein the first power transfer circuit is referenced to the common mode voltage.
  • 4. The apparatus of claim 3 wherein the power transfer circuit is further configured to transfer power from a second fixed voltage supply to a second power storage circuit to generate a second supply voltage that tracks the common mode voltage, wherein the second power storage circuit is referenced to the common mode voltage, the apparatus further comprising: an amplifier having voltage input terminals to receive the first and second supply voltages.
  • 5. The apparatus of claim 4 wherein the power transfer circuit comprises a switched capacitor network to transfer power from a first set of capacitors to a second set of capacitors, wherein the second set of capacitors are referenced to the common mode voltage.
  • 6. The apparatus of claim 4 wherein the power transfer circuit comprises a transformer to transfer power from a supply voltage source to a floating voltage source, wherein the transformer includes a primary coil coupled to the supply voltage source, a secondary coil coupled to the floating voltage source, and a center tap referenced to the common mode voltage.
  • 7. The apparatus of claim 1 further comprising: a first input terminal to receive the first input signal;a second input terminal to receive the second input signal;a common mode detection circuit, coupled to the first and second input terminals, to generate the common mode voltage of the first and second input signals;wherein the circuit to generate the first supply voltage includes a reference terminal coupled to the common mode detection circuit to receive the common mode voltage and the circuit further includes a first voltage supply terminal to receive the first supply voltage.
  • 8. The apparatus of claim 7 wherein the first input signal includes a first signal component plus the common mode voltage, the second input signal includes a second signal component plus the common mode voltage, and the first and second signal components are differential signals.
  • 9. The apparatus of claim 1 wherein the circuit is further configured to generate a floating second supply voltage, wherein the second supply voltage tracks the common mode voltage and the second supply voltage is an opposite polarity equivalent of the first input signal.
  • 10. The apparatus of claim 1 wherein the input sampling circuit comprises: a switched capacitor network to transfer first and second amplified input difference signals to a signal processor.
  • 11. The apparatus of claim 10 wherein the analog-to-digital converter further includes the signal processor.
  • 12. A method comprising: generating a floating first supply voltage that tracks a common mode voltage of first and second input signals, wherein generating the floating first supply voltage further comprises: transferring first power from a first fixed voltage supply using a primary transformer coil coupled to a secondary transformer coil, wherein the secondary transformer coil includes a center tab coupled to the common mode voltage;providing the first supply voltage to a first circuit;generating a floating second supply voltage that tracks the common mode voltage; and providing the second supply voltage to the first circuit.
  • 13. The method of claim 12 wherein the first circuit is a first amplifier, the method further comprising: providing the first and second supply voltages to the first circuit and to a second amplifier;amplifying the first input signal with the first amplifier to generate a first amplified input signal; andamplifying the second input signal with the second amplifier to generate a second amplified input signal.
  • 14. The method of claim 13 further comprising: converting a difference between the first and second amplified signals into a digital signal.
  • 15. The method of claim 13 wherein the first input signal includes a first signal component plus the common mode voltage, the second input signal includes a second signal component plus the common mode voltage, and the first and second signal components are differential signals.
  • 16. The method of claim 12 wherein generating the floating first supply voltage further comprises: transferring first power from a first fixed voltage supply to a first power storage circuit, wherein the first power storage circuit is referenced to the common mode voltage; andtransferring second power from a second fixed voltage supply to a second power storage circuit, wherein the second power storage circuit is referenced to the common mode voltage.
  • 17. The method of claim 16 wherein transferring first power comprises transferring power from a first capacitor referenced to a ground voltage to a second capacitor referenced to the first fixed voltage supply and the common mode voltage and transferring second power comprises transferring power from a third capacitor to a fourth capacitor referenced to the second fixed voltage supply and the common mode voltage.
  • 18. The method of claim 12 further comprising: detecting the common mode voltage.
  • 19. An apparatus comprising: a circuit to generate a floating first supply voltage, wherein during operation of the circuit the first supply voltage tracks a common mode voltage of first and second input signals;a power transfer circuit to transfer power from a first fixed voltage supply to a first power storage circuit to generate the first supply voltage, wherein the first power transfer circuit is referenced to the common mode voltage; wherein: the power transfer circuit is further configured to transfer power from a second fixed voltage supply to a second power storage circuit to generate a second supply voltage that tracks the common mode voltage, wherein the second power storage circuit is referenced to the common mode voltage; andthe power transfer circuit comprises a transformer to transfer power from a supply voltage source to a floating voltage source, wherein the transformer includes a primary coil coupled to the supply voltage source, a secondary coil coupled to the floating voltage source, and a center tap referenced to the common mode voltage; andan amplifier having voltage input terminals to receive the first and second supply voltages.
  • 20. The apparatus of claim 19 further comprising: a first amplifier having a voltage input terminal coupled to the circuit to receive the first supply voltage.
  • 21. The apparatus of claim 19 further comprising: a first input terminal to receive the first input signal;a second input terminal to receive the second input signal;a common mode detection circuit, coupled to the first and second input terminals, to generate the common mode voltage of the first and second input signals;wherein the circuit to generate the first supply voltage includes a reference terminal coupled to the common mode detection circuit to receive the common mode voltage and the circuit further includes a first voltage supply terminal to receive the first supply voltage.
  • 22. The apparatus of claim 21 wherein the first input signal includes a first signal component plus the common mode voltage, the second input signal includes a second signal component plus the common mode voltage, and the first and second signal components are differential signals.
  • 23. The apparatus of claim 19 wherein the circuit is further configured to generate a floating second supply voltage, wherein the second supply voltage tracks the common mode voltage and the second supply voltage is an opposite polarity equivalent of the first input signal.
  • 24. The apparatus of claim 19 wherein the circuit is further configured to generate a second supply voltage and, during operation of the circuit, the second supply voltage tracks the common mode voltage, the apparatus further comprising: a first amplifier having a first voltage input terminal coupled to the circuit to receive the first supply voltage and a second voltage terminal to receive the second supply voltage, wherein during operation the first amplifier receives and amplifies the first input signal to generate a first amplified input signal; anda second amplifier having a first voltage input terminal coupled to the circuit to receive the first supply voltage and a second voltage terminal to receive the second supply voltage, wherein during operation the second amplifier receives and amplifies the second input signal to generate a second amplified input signal.
  • 25. The apparatus of claim 24 further comprising: an analog-to-digital converter, the analog-to-digital converter comprising: an input sampling circuit coupled to the first amplifier and the second amplifier to sample the first and second amplified input signals and substantially eliminate the common mode voltage from the first and second amplified input signals.
  • 26. The apparatus of claim 25 wherein the input sampling circuit comprises: a switched capacitor network to transfer first and second amplified input difference signals to a signal processor.
  • 27. The apparatus of claim 26 wherein the analog-to-digital converter further includes the signal processor.
US Referenced Citations (214)
Number Name Date Kind
3316495 Sherer Apr 1967 A
3423689 Miller Jan 1969 A
3586988 Weekes Jun 1971 A
3725804 Langan Apr 1973 A
3790878 Brokaw Feb 1974 A
3881167 Pelton et al. Apr 1975 A
4075701 Hofmann Feb 1978 A
4334250 Theus Jun 1982 A
4414493 Henrich Nov 1983 A
4476706 Hadden et al. Oct 1984 A
4677366 Wilkinson et al. Jun 1987 A
4683529 Bucher Jul 1987 A
4700188 James Oct 1987 A
4737658 Kronmuller et al. Apr 1988 A
4797633 Humphrey Jan 1989 A
4937728 Leonardi Jun 1990 A
4940929 Williams Jul 1990 A
4973919 Allfather Nov 1990 A
4979087 Sellwood et al. Dec 1990 A
4980898 Silvian Dec 1990 A
4992919 Lee et al. Feb 1991 A
4994952 Silva et al. Feb 1991 A
5001620 Smith Mar 1991 A
5109185 Ball Apr 1992 A
5121079 Dargatz Jun 1992 A
5206540 de Sa e Silva et al. Apr 1993 A
5264780 Bruer et al. Nov 1993 A
5278490 Smedley Jan 1994 A
5323157 Ledzius et al. Jun 1994 A
5359180 Park et al. Oct 1994 A
5383109 Maksimovic et al. Jan 1995 A
5424932 Inou et al. Jun 1995 A
5477481 Kerth Dec 1995 A
5479333 McCambridge et al. Dec 1995 A
5481178 Wilcox et al. Jan 1996 A
5565761 Hwang Oct 1996 A
5589759 Borgato et al. Dec 1996 A
5638265 Gabor Jun 1997 A
5691890 Hyde Nov 1997 A
5747977 Hwang May 1998 A
5757635 Seong May 1998 A
5764039 Choi et al. Jun 1998 A
5781040 Myers Jul 1998 A
5783909 Hochstein Jul 1998 A
5798635 Hwang et al. Aug 1998 A
5900683 Rinehart et al. May 1999 A
5929400 Colby et al. Jul 1999 A
5946202 Balogh Aug 1999 A
5946206 Shimizu et al. Aug 1999 A
5952849 Haigh et al. Sep 1999 A
5960207 Brown Sep 1999 A
5963086 Hall Oct 1999 A
5966297 Minegishi Oct 1999 A
5994885 Wilcox et al. Nov 1999 A
6016038 Mueller et al. Jan 2000 A
6043633 Lev et al. Mar 2000 A
6072969 Yokomori et al. Jun 2000 A
6083276 Davidson et al. Jul 2000 A
6084450 Smith et al. Jul 2000 A
6150774 Mueller et al. Nov 2000 A
6181114 Hemena et al. Jan 2001 B1
6211626 Lys et al. Apr 2001 B1
6211627 Callahan Apr 2001 B1
6229271 Liu May 2001 B1
6229292 Redl et al. May 2001 B1
6246183 Buonavita Jun 2001 B1
6259614 Ribarich et al. Jul 2001 B1
6300723 Wang et al. Oct 2001 B1
6304066 Wilcox et al. Oct 2001 B1
6304473 Telefus et al. Oct 2001 B1
6343026 Perry Jan 2002 B1
6344811 Melanson Feb 2002 B1
6385063 Sadek et al. May 2002 B1
6407691 Yu Jun 2002 B1
6441558 Muthu et al. Aug 2002 B1
6445600 Ben-Yaakov Sep 2002 B2
6452521 Wang Sep 2002 B1
6469484 L'Hermite et al. Oct 2002 B2
6495964 Muthu et al. Dec 2002 B1
6509913 Martin, Jr. et al. Jan 2003 B2
6580258 Wilcox et al. Jun 2003 B2
6583550 Iwasa et al. Jun 2003 B2
6628106 Batarseh et al. Sep 2003 B1
6636003 Rahm et al. Oct 2003 B2
6646848 Yoshida et al. Nov 2003 B2
6688753 Calon et al. Feb 2004 B2
6713974 Patchornik et al. Mar 2004 B2
6724174 Esteves et al. Apr 2004 B1
6727832 Melanson Apr 2004 B1
6737845 Hwang May 2004 B2
6741123 Andersen et al. May 2004 B1
6753661 Muthu et al. Jun 2004 B2
6756772 McGinnis Jun 2004 B2
6768655 Yang et al. Jul 2004 B1
6781351 Mednik et al. Aug 2004 B2
6788011 Mueller et al. Sep 2004 B2
6806659 Mueller et al. Oct 2004 B1
6839247 Yang Jan 2005 B1
6860628 Robertson et al. Mar 2005 B2
6870325 Bushell et al. Mar 2005 B2
6873065 Haigh et al. Mar 2005 B2
6882552 Telefus et al. Apr 2005 B2
6888322 Dowling et al. May 2005 B2
6894471 Corva et al. May 2005 B2
6933706 Shih Aug 2005 B2
6940733 Schie et al. Sep 2005 B2
6944034 Shytenberg et al. Sep 2005 B1
6956750 Eason et al. Oct 2005 B1
6958920 Mednik et al. Oct 2005 B2
6963496 Bimbaud Nov 2005 B2
6967448 Morgan et al. Nov 2005 B2
6970503 Kalb Nov 2005 B1
6975079 Lys et al. Dec 2005 B2
6975523 Kim et al. Dec 2005 B2
6980446 Simada et al. Dec 2005 B2
7003023 Krone et al. Feb 2006 B2
7034611 Oswal et al. Apr 2006 B2
7050509 Krone et al. May 2006 B2
7064498 Dowling et al. Jun 2006 B2
7064531 Zinn Jun 2006 B1
7075329 Chen et al. Jul 2006 B2
7078963 Andersen et al. Jul 2006 B1
7088059 McKinney et al. Aug 2006 B2
7102902 Brown et al. Sep 2006 B1
7106603 Lin et al. Sep 2006 B1
7109791 Epperson et al. Sep 2006 B1
7126288 Ribarich et al. Oct 2006 B2
7135824 Lys et al. Nov 2006 B2
7145295 Lee et al. Dec 2006 B1
7158633 Hein Jan 2007 B1
7161816 Shytenberg et al. Jan 2007 B2
7183957 Melanson Feb 2007 B1
7221130 Ribeiro et al. May 2007 B2
7233135 Noma et al. Jun 2007 B2
7246919 Porchia et al. Jul 2007 B2
7255457 Ducharm et al. Aug 2007 B2
7266001 Notohamiprodjo et al. Sep 2007 B1
7288902 Melanson Oct 2007 B1
7292013 Chen et al. Nov 2007 B1
7310244 Yang et al. Dec 2007 B2
7345458 Kanai et al. Mar 2008 B2
7375476 Walter et al. May 2008 B2
7388764 Huynh et al. Jun 2008 B2
7394210 Ashdown Jul 2008 B2
7511437 Lys et al. Mar 2009 B2
7538499 Ashdown May 2009 B2
7545130 Latham Jun 2009 B2
7554473 Melanson Jun 2009 B2
7569996 Holmes et al. Aug 2009 B2
7583136 Pelly Sep 2009 B2
7656103 Shteynberg et al. Feb 2010 B2
7710047 Shteynberg et al. May 2010 B2
7719248 Melanson May 2010 B1
7746043 Melanson Jun 2010 B2
7746671 Radecker et al. Jun 2010 B2
7750738 Bach Jul 2010 B2
7804256 Melanson Sep 2010 B2
20020145041 Muthu et al. Oct 2002 A1
20020150151 Krone et al. Oct 2002 A1
20020166073 Nguyen et al. Nov 2002 A1
20030095013 Melanson et al. May 2003 A1
20030174520 Bimbaud Sep 2003 A1
20030223255 Ben-Yaakov Dec 2003 A1
20040004465 McGinnis Jan 2004 A1
20040046683 Mitamura et al. Mar 2004 A1
20040085030 Laflamme et al. May 2004 A1
20040085117 Melbert et al. May 2004 A1
20040169477 Yanai et al. Sep 2004 A1
20040227571 Kuribayashi Nov 2004 A1
20040228116 Miller et al. Nov 2004 A1
20040232971 Kawasake et al. Nov 2004 A1
20040239262 Ido et al. Dec 2004 A1
20050057237 Clavel Mar 2005 A1
20050156770 Melanson Jul 2005 A1
20050168492 Hekstra et al. Aug 2005 A1
20050184895 Petersen et al. Aug 2005 A1
20050207190 Gritter Sep 2005 A1
20050218838 Lys Oct 2005 A1
20050253533 Lys et al. Nov 2005 A1
20050270813 Zhang et al. Dec 2005 A1
20050275354 Hausman, Jr. et al. Dec 2005 A1
20050275386 Jepsen et al. Dec 2005 A1
20060022916 Aiello Feb 2006 A1
20060023002 Hara et al. Feb 2006 A1
20060125420 Boone et al. Jun 2006 A1
20060214603 Oh et al. Sep 2006 A1
20060226795 Walter et al. Oct 2006 A1
20060238136 Johnson, III et al. Oct 2006 A1
20060261754 Lee Nov 2006 A1
20060285365 Huynh et al. Dec 2006 A1
20070024213 Shteynberg et al. Feb 2007 A1
20070029946 Yu et al. Feb 2007 A1
20070040512 Jungwirth et al. Feb 2007 A1
20070053182 Robertson Mar 2007 A1
20070103949 Tsuruya May 2007 A1
20070124615 Orr May 2007 A1
20070182699 Ha et al. Aug 2007 A1
20080012502 Lys Jan 2008 A1
20080043504 Ye et al. Feb 2008 A1
20080054815 Kotikalapoodi et al. Mar 2008 A1
20080130322 Artusi et al. Jun 2008 A1
20080174291 Hansson et al. Jul 2008 A1
20080174372 Tucker et al. Jul 2008 A1
20080175029 Jung et al. Jul 2008 A1
20080192509 Dhuyvetter et al. Aug 2008 A1
20080224635 Hayes Sep 2008 A1
20080232141 Artusi et al. Sep 2008 A1
20080239764 Jacques et al. Oct 2008 A1
20080259655 Wei et al. Oct 2008 A1
20080278132 Kesterson et al. Nov 2008 A1
20090067204 Ye et al. Mar 2009 A1
20090147544 Melanson Jun 2009 A1
20090174479 Yan et al. Jul 2009 A1
20090218960 Lyons et al. Sep 2009 A1
Foreign Referenced Citations (21)
Number Date Country
0585789 Mar 1994 EP
0910168 Apr 1999 EP
1014563 Jun 2000 EP
1164819 Dec 2001 EP
1213823 Jun 2002 EP
1528785 May 2005 EP
2204905 Dec 2009 EP
2204905 Jul 2010 EP
2069269 Aug 1981 GB
WO 2006022107 Mar 2006 JP
0115316 Jan 2001 WO
WO0115316 Mar 2001 WO
0197384 Dec 2001 WO
0215386 Feb 2002 WO
WO0215386 Feb 2002 WO
WO0227944 Apr 2002 WO
02091805 Nov 2002 WO
2006067521 Jun 2006 WO
W02006135584 Dec 2006 WO
2007026170 Mar 2007 WO
2007079362 Jul 2007 WO
Related Publications (1)
Number Date Country
20100164631 A1 Jul 2010 US