Claims
- 1. An electronic timepiece having detecting means adapted to receive correction pulses transmitted as current time data from a standard timepiece, comprising:
- a frequency standard providing a relatively high frequency signal;
- a frequency converter responsive to said relatively high frequency signal for providing a relatively low frequency signal, timing signals and a train of clock pulses;
- a timekeeping circuit including a first shift register, a second shift register, and a serial adder circuit connected in series to constitute a shift register ring in which timekeeping data are cyclically shifted in response to said timing signals;
- correction switch means normally held in a non-correction state and selectively operable to assume a correction state to provide an input signal;
- means for generating a control pulse in response to said input signal;
- means for generating a control signal in response to said control pulse;
- inhibiting gate means normally opened in the absence of said control signal to effect shifting of said timekeeping data in said shift register ring and inhibited in the presence of said control signal;
- writing-in gate means coupled to said shift register ring;
- control gate means connected to said detecting means and adapted to be opened in response to said control signal to pass said correction pulses therethrough;
- said writing-in gate means being responsive to said correction pulses to correct said time-keeping data to coincide with said current time data;
- a driver circuit responsive to said timekeeping data to provide drive signals; and
- display means for providing a display of said current time data in response to said drive signals.
- 2. An electronic timepiece according to claim 1 further comprising storage means for temporarily storing said correction pulses which are written into said shift register ring via said writing-in gate means in a sequential fashion in response to said timing signals to effect automatic correction of said timekeeping data.
- 3. An electronic timepiece according to claim 1, in which said control pulse generating means comprises an R-S type flip-flop having a set terminal coupled to said correction switch means, a reset terminal, first output coupled to said control gate means, and a second output, and further comprising gate means responsive to a final one of said timing pulses to generate an output signal, said R-S type flip-flop being reset in response to said output signal whereby said control gate means is inhibited to prevent the transfer of said correction pulses therethrough and to open said inhibiting gate means, to cause said shift register ring to start its normal timekeeping operation.
- 4. An electronic timepiece according to claim 1, in which said correction pulses have a synchronizing pulse and said frequency converter has a reset terminal, and further comprising an OR gate having its first input coupled to said correction switch means and its second input coupled to said detecting means to receive said synchronizing pulse, and an R-S type flip-flop having a set terminal coupled to said control pulse generating means, a reset terminal coupled to an output of said OR gate and an output terminal coupled to the reset terminal of said frequency converter, said R-S type flip-flop being set in response to said control pulse for resetting said frequency converter and reset in response to said synchronizing pulse applied through said OR gate for releasing a reset condition of said frequency converter which consequently begins to operate in synchronism with said synchronizing pulse whereby said shift register ring is actuated in synchronism with said synchronizing pulse.
Priority Claims (1)
Number |
Date |
Country |
Kind |
50-154318 |
Dec 1975 |
JPX |
|
Parent Case Info
This is a division of Ser. No. 726,014 filed Sept. 22, 1976 now U.S. Pat. No. 4,147,022.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
726014 |
Sep 1976 |
|