Claims
- 1. An electronic timepiece comprising:
- a frequency supply for providing a relatively high frequency timebase signal;
- timekeeping circuit means including a frequency converter responsive to said timebase signal for providing a relatively low frequency time unit signal, and timekeeping register means responsive to said time unit signal for providing a plurality of time information signals;
- input means including externally actuatable control means for providing an actuation signal when actuated, and circuit means for producing an input signal in response to said actuation signal;
- first memory circuit means responsive to an initiation of said input signal for being reset to a condition in which output of a signal therefrom is inhibited;
- second memory circuit means responsive to said input signal and to a first one of said time information signals for producing an output signal after a first predetermined time interval following an initiation of said input signal; said first memory circuit being responsive to said output signal from the second memory circuit means for being set to produce an output signal;
- circuit means responsive to said input signal and a second one of said time information signals for producing a time delay output signal after a second predetermined time interval following an initiation of said input signal, said second predetermined time interval being of longer duration than said first predetermined time interval;
- gate circuit means responsive to said time delay output signal in conjunction with said output signal from the first memory means for producing an enabling signal; and
- control circuit means responsive to said enabling signal for controlling said timekeeping circuit means to correct the timing of said time information signals;
- whereby an actuation of said externally actuatable control means will result in an enabling signal being produced by said gate circuit means following said second predetermined time interval after initiation of said actuation, but whereby a second actuation of said externally actuatable control means before the termination of said second predetermined time interval will cause said first memory circuit means to be reset, thereby cancelling the generation of said enabling signal.
- 2. An electronic timepiece according to claim 1, wherein said control circuit means comprises a computing counter circuit for counting one of said time information signals during a predetermined time period for thereby attaining a count value indicative of a timekeeping error of said timekeeping circuit means, and memory circuit means for storing said count value, and wherein initiation of counting by said computing counter circuit is performed in response to a first production of said enabling signal and further whereby storage of said count value of said computing counter circuit into said memory circuit means is performed in response to a second production of said enabling signal subsequent to said first production.
Priority Claims (1)
Number |
Date |
Country |
Kind |
49-125801 |
Oct 1974 |
JPX |
|
Parent Case Info
This is a Divisional of application Ser. No. 626,791 filed Oct. 29, 1975, now U.S. Pat. No. 4,150,535 issued Apr. 24, 1979.
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
626791 |
Oct 1975 |
|