Claims
- 1. In an electronic timepiece, in combination:
- chronometric display means including a plurality of pulse-actuatable digital-indicators;
- a single display-setting switch with an OFF position and an ON position manually operable in a plurality of indicator-identifying setting modes and a control mode, said setting modes comprising short-term reversals of said switch for periods less than a predetermined threshold interval, said control mode comprising a maintenance of said switch in said ON position for a time exceeding said threshold interval;
- discriminator means connected to said switch for detecting any of said setting modes and distinguishing same from said control mode, said discriminator means including a counter for registering the number of switch reversals and a timer for measuring the duration of each switch reversal;
- selector means connected to said discriminator means for establishing a stepping circuit to an indicator identified by a detected setting mode;
- a source of stepping pulses for advancing said indicators at an accelerated rate; and
- control circuitry operable by said discriminator means for connecting said source to said stepping circuit to advance the indicator so identified upon a changeover of said switch from any of said setting modes to said control mode.
- 2. The combination defined in claim 1, wherein said threshold interval is on the order of seconds, said stepping pulses having a cadence of 1 pulse per second.
- 3. In an electronic timepiece, in combination:
- chronometric display means including a plurality of pulse-actuatable digital indicators;
- a single display-setting switch with a normal position and an alternate position manually operable in a plurality of indicator-identifying setting modes and a control mode differing from one another by the number and duration of switch reversals;
- discriminator means connected to said switch for detecting any of said setting modes and distinguishing same from said control mode, said discriminator means including a counter for registering the number of said switch reversals and a timer for measuring the duration of each switch reversal;
- selector means connected to said discriminator means for establishing a stepping circuit to an indicator identified by a detected setting mode;
- a source of stepping pulses for advancing said indicators at an accelerated rate; and
- control circuitry operable by said discriminator means for connecting said source to said stepping circuit to advance the indicator so identified upon a changeover of said switch from any of said setting modes to said control mode.
- 4. The combination defined in claim 3 wherein said control circuitry comprises gating means inserted between said source and said selector means for normally blocking the passage of stepping pulses thereto, said gating means having an enabling input connected to said timer for giving passage to said stepping pulses in response to said control mode of said switch.
- 5. The combination defined in claim 4 wherein said discriminator means includes restoring means for resetting said counter in response to a return of said switch to said normal position.
- 6. The combination defined in claim 5 wherein said timer is provided with a first output connected to said enabling input and with a second output connected to said restoring means for unblocking the passage of said stepping pulses upon a stay of said switch in said alternate position for a time exceeding said threshold interval and for resetting said counter upon a stay of said switch in said normal position for a time exceeding another predetermined interval.
- 7. The combination defined in claim 3, further comprising a supply of driving pulses for said display means including frequency-dividing means with a plurality of cascaded stages controlling respective indicators, namely a one-minute stage, a ten-minute stage and at least one lower-ranking stage preceding said one-minute stage, said lower-ranking stage being connected to said source for advancement by said stepping pulses with transfer of a carry from any preceding stage to the immediately succeeding stage, said 1-minute, 10-minute and 1-hour stages being provided with dual inputs connected on the one hand to the immediately preceding stages and on the other hand to said selector means for respectively receiving said carry and said stepping pulses therefrom.
- 8. The combination defined in claim 7, further comprising inhibiting means in the inputs of said ten-minute and one-hour stages connected to said selector means for blocking the transfer of a carry thereto during the transmission of said stepping pulses to the immediately preceding stages.
- 9. The combination defined in claim 7 wherein said stages include a one-second stage and a ten-second stage, said one-second and ten-second stages being provided with resetting inputs connected to said selector means for returning their respective indicators to zero in response to operation of said switch in a setting mode.
- 10. In an electronic timepiece, in combination:
- chronometric display means including a plurality of pulse-actuatable digital indicators;
- switch means including a single display-setting switch with a normal position and a alternate position manually operable in a plurality of indicator-identifying setting modes and a control mode differing from one another by the number and duration of switch reversals, said switch means being operable to generate an unblocking signal independent of said setting and control modes;
- discriminator means connected to said display-setting switch for detecting any of said setting modes and distinguishing same from said control mode, said discriminator means including a counter for registering the number of said switch reversals and a timer for measuring the duration of each switch reversal;
- selector means connected to said discriminator means for establishing a stepping circuit to an indicator identified by a detected setting mode;
- a source of stepping pulses for advancing said indicators at an accelerated rate;
- control circuitry operable by said discriminator means for connecting said source to said stepping circuit to advance the indicator so identified upon a changeover of said display-setting switch from any of said setting modes to said control mode; and
- protective circuitry inserted between said switch means and said control circuitry for preventing any operation of the latter by said discriminator means in the absence of said unblocking signal.
- 11. The combination defined in claim 10 wherein said protective circuitry includes electronic relay means trippable by said unblocking signal into an off-normal condition and by a blocking signal from said switch means into a normal condition, said relay means generating in said off-normal condition an enabling signal making said control circuitry responsive to said discriminator means.
- 12. The combination defined in claim 11, wherein said protective circuitry further includes timing means for restoring said relay means to said normal condition, independently of said blocking signal, a predetermined period after the occurrence of said unblocking signal.
Priority Claims (2)
Number |
Date |
Country |
Kind |
48-1802 |
Dec 1972 |
JA |
|
48-52358 |
May 1973 |
JA |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of our copending and now abandoned application Ser. No. 584,821 which was filed 9 June 1975 now abandoned as a continuation of our earlier abandoned application Ser. No. 422,553 filed 6 Dec. 1973.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
3672155 |
Bergey et al. |
Jun 1972 |
|
3834152 |
Nishimura et al. |
Sep 1974 |
|
3852950 |
Yoda et al. |
Dec 1974 |
|
3871168 |
Maire et al. |
Mar 1975 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
422553 |
Dec 1973 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
584821 |
Jun 1975 |
|