Claims
- 1. A variable delay line configured for propagating signals with an electronically adjustable delay characteristic comprising:
- a signal conductor;
- a ground reference conductor;
- a variable-capacitance varactor coupled between said ground conductor and said signal conductor;
- means for adjusting the capacitance of said varactor to thereby vary said delay characteristic of said delay line; and
- impedance optimizing resistive means coupled between said signal conductor and said ground conductor for terminating said delay line and minimizing multiple reflections of said signals over the range of said delay characteristic of said delay line,
- wherein said impedance optimizing resistive means includes an input resistance coupled across an input end of said delay line and an output resistance coupled across an output end of said delay line, and wherein said input resistance and said output resistance are substantially different.
- 2. The variable delay line of claim 1 wherein said means for adjusting the capacitance of said varactor includes changing the biasing voltage of said varactor.
- 3. A variable delay line having input and output ends, and having an electronically adjustable delay characteristic and a characteristic impedance that varies between a minimum impedance and a maximum impedance depending upon said adjusted delay characteristic, said variable delay line comprising:
- conducting path means for propagating signals between said input and said output ends of said delay line;
- variable reactance means coupled to said conducting path means for changing said delay characteristic of said delay line in response to a control signal applied to said reactance means; and
- a first resistance coupled to said conducting path means at said input end and a second resistance coupled to said conducting path means at said output end, said first resistance and said second resistance terminating said conducting path means to minimize multiple reflections of said signals propagating through said conducting path means,
- wherein said signals are largely absorbed at said input end or said output end after a single reflection when said characteristic impedance of said delay line is at said minimum impedance or said maximum impedance and wherein said signals are partly absorbed at each end so as to largely absorb them after two reflections when said characteristic impedance of said delay line varies between said minimum impedance and said maximum impedance.
- 4. The apparatus of claim 3 wherein said conducting path means includes a printed circuit signal conductor and a ground reference conductor.
- 5. The apparatus of claim 4 wherein said variable reactance means includes a varactor diode coupled between said printed circuit signal conductor and said ground reference conductor.
- 6. The apparatus of claim 5 wherein said first resistance and said second resistance are coupled between said printed circuit signal conductor and said ground reference conductor.
- 7. A variable delay line having a first end and a second end and configured for propagating signals to circuitry having a nominal characteristic impedance value, said variable delay line also having an electronically adjustable delay characteristic and a characteristic impedance that varies between a minimum impedance value and a maximum impedance value depending upon said adjusted delay characteristic, said variable delay line comprising:
- a conducting path connected between said first end and said second end of said delay line;
- variable capacitive means coupled to said conducting path for changing said delay characteristic of said variable delay line in response to a control signal applied to said capacitive means; and
- a first resistance coupled to said conducting path at said first end and having a value greater than said nominal characteristic impedance value, and a second resistance coupled to said conducting path at said second end and having a value less than said nominal characteristic impedance value, said resistances terminating said variable delay line to minimize multiple reflections of said signals propagating through said delay line,
- wherein said signals are largely absorbed at said first end or said second end after a single reflection when said characteristic impedance of said delay line is at said minimum impedance value or said maximum impedance value and wherein said signals are partly absorbed at each end so as to largely absorb them after two reflections when said characterstic impedance of said delay line varies between said minimum impedance value and said maximum impedance value.
- 8. The apparatus of claim 7 wherein said conducting path includes a printed circuit signal conductor and a ground reference conductor.
- 9. The apparatus of claim 7 wherein said variable capacitive means includes a varactor diode.
- 10. The apparatus of claim 7 wherein said first resistance is equal to said nominal impedance value multiplied by the square root of the ratio of said nominal impedance value to said minimum impedance value.
- 11. The apparatus of claim 10 wherein said second resistance is equal to said nominal impedance value multiplied by the square root of the ratio of said nominal impedance value to said maximum impedance value.
- 12. The apparatus of claim 8 wherein said variable capacitive means includes a varactor diode coupled between said printed circuit signal conductor and said ground reference conductor.
- 13. The apparatus of claim 12 wherein said first resistance and said second resistance are coupled between said printed circuit signal conductor and said ground reference conductor.
Parent Case Info
This is a continuation of application Ser. No. 07/464,825, filed on Jan. 16, 1990, now abandoned.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
464825 |
Jan 1990 |
|