This application is based on and claims priority from Japanese Patent Application No. 2010-034748, filed on Feb. 19, 2010, the contents of which are incorporated herein by reference.
1. Technical Field
The present invention relates to an electrophoretic display and an electronic device.
2. Related Art
An electrophoretic display, which includes a base plate, an opposite plate, and electrophoretic elements having electrophoretic particles dispersed in their respective medium interposed between the base and opposite plates, is well known. For example, in an electrophoretic display disclosed in JP-A-2008-20774, a base plate includes a plurality of pixel electrodes arranged in a matrix, selection transistors each connected to the respective pixel electrodes, capacitors each connected to drains of the respective selection transistors and pixel electrodes. Further, the base plate is configured to form a first capacitor and a second capacitor connected in parallel with each other to store sufficient electric charges in the capacitors.
Through researches conducted by the present inventors, it was found that the intensity difference is likely to appear in a half tone image. Feed-through effect in a selection transistor employed in an electrophoretic display may highly influence the uniformity of image density compared with that in a liquid crystal display. In the electrophoretic display, signal current flows into a capacitor via the selection transistor.
Since the field-through occurs due to a parasitic capacitance of the selection transistor, the influence exerted by the effect can be reduced by increasing a capacitance of a capacitor formed in a pixel. Therefore, as disclosed in JP-A-2008-20774, an electrophoretic display may employ a configuration in which two capacitors are laminated. That is, a capacitor using a gate insulating film is displaced above another capacitor using an interlayer insulating film.
However, the electrophoretic display disclosed in JP-A-2008-20774 has a disadvantage in that, since the upper capacitor is formed in a process different to the process for forming the lower capacitance, the total capacitance of the two capacitors may vary more widely. Further, the electrophoretic display has another disadvantage in that, since the upper capacitor uses a thick interlayer insulating film, it is difficult to increase the capacitance of the upper capacitor.
An advantage of some aspects of the invention is to provide an electrophoretic display which enables suppression of influences exerted by field-through occurring in a pixel switching element, and realization of uniformity of image density.
An electrophoretic display according to a first aspect of the invention includes a first substrate and a second substrate configured to include an electrophoretic element interposed therebetween, wherein, on a surface at the electrophoretic element side of the first substrate, the first substrate includes a plurality of scanning lines and a plurality of data lines configured to extend in respective directions so that any one of the scanning lines and any one of the data lines can intersect with each other, a selection transistor configured to be connected to a first one of the scanning lines and a first one of the data lines, a pixel electrode configured to be connected to the selection transistor, and a capacitor configured to have two electrodes, one electrode thereof being connected to the selection transistor and the pixel electrode, the other electrode thereof being formed by a second one of the scanning lines, and further, the pixel electrode is formed so that a dot density thereof is more than or equal to 200 dpi.
According to this first aspect, since, in each pixel area, the pixel electrodes are formed so that a dot density thereof is more than or equal to 200 dpi, it is possible to reduce an amount of variation of an effective voltage, which depends on a parasitic capacitance. That is, increasing the storage capacitance of the capacitor leads to reducing a ratio of the parasitic capacitance Cgs relative to the storage capacitance Cs, and thus, reduces an amount of variation of the effective voltage. Owing to this configuration, it is possible to reduce an amount of variation of each of gray scales for a displayed image.
Further, providing a capacitor having the other electrode that is formed by a second one of the scanning lines causes the electric potential of a pixel electrode to vary in accordance with the electric-potential change of the second one of the scanning lines, and thus, enables achievement of effects of reducing occurrences of an image retention, and increasing response speeds.
An electrophoretic display according to a second aspect of the invention includes a first substrate and a second substrate configured to include an electrophoretic element interposed therebetween, wherein, on a surface at the electrophoretic element side of the first substrate, the first substrate includes a plurality of scanning lines and a plurality of data lines configured to extend in respective directions so that any one of the scanning lines and any one of the data lines can intersect with each other, a selection transistor configured to be connected to a first one of the scanning lines and a first one of the data lines, a pixel electrode configured to be connected to the selection transistor, and a capacitor configured to have two electrodes, one electrode thereof being connected to the selection transistor and the pixel electrode, the other electrode thereof being formed by a second one of the scanning lines, and further, a parasitic capacitance Cgs of the selection transistor is less than or equal to 1% of a capacitance Cs of the capacitor.
According to this second aspect, since, for each pixel area, a ratio of the parasitic capacitance Cgs of the selection transistor relative to the storage capacitance Cs of the capacitor is less than or equal to 1%, it is possible to reduce an amount of variation of an effective voltage, which depends on a parasitic capacitance. That is, increasing the storage capacitance of the capacitor leads to reducing a ratio of the parasitic capacitance Cgs relative to the storage capacitance Cs, and thus, reduces an amount of variation of the effective voltage. Owing to this configuration, it is possible to reduce an amount of variation of each of gray scales for a displayed image.
Further, providing a capacitor having the other electrode that is formed by a second one of the scanning lines causes the electric potential of a pixel electrode to vary in accordance with the electric-potential change of the second one of the scanning lines, and thus, enables achievement of effects of reducing occurrences of an image retention, and increasing response speeds.
An electrophoretic display according to a third aspect of the invention includes a first substrate and a second substrate configured to include an electrophoretic element interposed therebetween, wherein, on a surface at the electrophoretic element side of the first substrate, the first substrate includes a plurality of scanning lines and a plurality of data lines configured to extend in respective directions so that any one of the scanning lines and any one of the data lines can intersect with each other, a plurality of capacitor lines configured to be formed so as to correspond to the respective scanning lines or the respective data lines, a selection transistor configured to be connected to a first one of the scanning lines and a first one of the data lines, and a pixel electrode configured to be connected to the selection transistor, and a capacitor configured to have one electrode thereof, which is connected to the selection transistor and the pixel electrode, and further, the capacitor is configured to include a first capacitor having the other electrode thereof, which is formed by a second one of the scanning lines, and a second capacitor having the other electrode thereof, which is formed by one of the capacitor lines.
According to this third aspect of the invention, separating a capacitor for each pixel into a first capacitor having the other electrode thereof, which is formed by a second one of the scanning lines, and the second capacitor having the other electrode thereof, which is formed by one of the capacitor lines, enables reduction of a load applied on each of the scanning lines, and brings an advantage of making it possible to perform high-speed operations.
Further, providing the first capacitor having the other electrode that is formed by a second one of the scanning lines causes the electric potential of a pixel electrode to vary in accordance with the electric-potential change of the second one of the scanning lines, and thus, enables achievement of effects of reducing occurrences of an image retention, and increasing response speeds.
In the electrophoretic display according to the first aspect, preferably, the second one of the scanning lines, which forms the other electrode of the capacitor, is one of the scanning lines, which is driven immediately before the first one of the scanning lines, to which the pixel electrode connected to the one electrode of the capacitor corresponds, is driven.
In the electrophoretic display according to the first aspect, since the second one of the scanning lines, which forms the other electrode of the capacitor, is one of the scanning lines, which is driven immediately before the first one of the scanning lines, to which the pixel electrode connected to the one electrode of the capacitor corresponds, is driven, when the second one of the scanning lines is selected and the electric potential thereof is changed, the electric potential of the pixel electrode, which is connected to the second one of the scanning lines via the storage capacitor, varies. Owing to this operation, it is possible to achieve effects of reducing occurrences of an image retention and increasing response speeds.
An electronic device according to a fourth aspect of the invention includes any one of the above-described electrophoretic displays according to the invention.
An electronic device according to this fourth aspect of the invention includes pixel circuits, each of which enables ensuring a large storage capacitance along with maintaining a sufficient aperture ratio by forming a storage capacitor between an electrode and another electrode that is extended from a second one of the scanning lines, which is included in a preceding stage. Therefore, it is possible to provide electronic devices, each being capable of, in addition to realizing high resolutions, suppressing a variation of a field-though voltage to a low level, and reducing non-uniformity of image density. Further, since an electronic device according to this fourth aspect of the invention includes a display, which enables reducing occurrence of an image retention, and performing a high-speed drive, it is possible to obtain electronic devices each having high quality and superior reliability.
The invention will be described with reference to the accompanying drawings, wherein like numbers reference like elements.
Hereinafter, embodiments according to the invention will be described with reference to drawings. In addition, scales of respective members are appropriately modified so that sizes thereof are large enough to be recognizable.
As shown in
To any one of the scanning line 66, corresponding to a certain one of the pixels 40, the storage capacitor Cs of a different one of the pixels 40, which is located adjacent to the certain one of the pixels 40 in a row direction, is connected.
For example, an electrode 10b (the other electrode) of a storage capacitor C1 (Cs) for a pixel 40A is connected to an i-th line of the scanning lines 66, which is different from an (i+1)th line of the scanning lines 66, which is connected to the selection transistor TRs included in the pixel 40A.
Further, an electrode 10b (the other electrode) of a storage capacitor C2 (Cs) for a pixel 40B is connected to an (i+1)th line of the scanning lines 66, which is different from an (i+2)th line of the scanning lines 66, which is connected to the selection transistor TRs included in the pixel 40B.
Such a configuration enables omission of reference electric potential lines for the respective pixels 40.
Next, respective influences on unipolar electro-optic materials and bipolar electro-optic materials, which are exerted by field-through, will be hereinafter described.
The influences will be described by using an electrophoretic material as the unipolar electro-optic material and liquid crystal as the electro-optic bipolar material.
For a liquid crystal apparatus 51, as shown in
For the electrophoretic display 53, in accordance with the respective polarities of a voltage applied to the electric charge particles 26 and 27, a display condition of the electrophoretic display 53 is changed. In this case, the display condition thereof is changed into a white color condition or a black color condition, and the change is controlled. Further, the control is affected by not only the polarities of an applied voltage, but also the absolute value of the applied voltage and a voltage application time thereof. The most important point in this embodiment is that, as described below, a problem, which is caused from a principle in which the display condition varies in accordance with the polarities of an applied voltage, has been newly discovered, and a solution therefor has been newly invented.
Next, in existing pixel circuits, an influence on an electrophoretic material (electric charge particles), which is exerted by field-through, will be hereinafter described, compared with an influence on liquid crystal, which is exerted by the field-through.
As shown in
A pixel electrode 35 that is formed above the selection transistor TRs via an interlayer insulating film 34b is connected to the drain electrode 41d via a contact hole H, which is formed in the interlayer insulating film 34b.
Here, between the gate electrode 41e and the drain electrode 41d of the selection transistor TRs, there exists a parasitic capacitance (Cgd) that is unavoidable because of a structural reason. This parasitic capacitance is centered on a capacitance occurring between the gate electrode 41e and the drain electrode 41d in an area overlapped by the gate electrode 41e and the drain electrode 41d.
As known to those skilled in the art, during a period of time while the selection transistor TRs is in a conductive state, the parasitic capacitance (Cgd) is formed of a capacitance consisting of a capacitance occurring in a portion of the gate insulating film 41b, corresponding to a portion approximately half the whole channel area L, and a capacitance occurring in a portion of the gate insulating film 41b, corresponding to an area denoted by ΔL (i.e., an area overlapped by the gate electrode 41e and the drain electrode 41d). In addition, a capacitance occurring in the gate insulating film 41b corresponding to a remaining half the channel area L and a capacitance occurring in the gate insulating film 41b corresponding to the other area denoted by ΔL are allocated to the source drain electrode 41c side, and form a capacitance (Cgs) between the source electrode 41c and the gate electrode 41e. During a period of time while the selection transistor TRs is in a non-conductive state, a capacitance occurring in the gate insulating film 41b corresponding to the area ΔL and a capacitance occurring in a film stack of the semiconductor layer 41a form the parasitic capacitance (Cgd). In the field-through described below, the parasitic capacitance (Cgd) occurring during a period of time while the selection transistor TRs is in a conductive state is generally used.
During a gate selection time (during a period of time while a gate voltage is at a high electric potential), a voltage of the data line 68 (an image signal) is written into the storage capacitor Cs via the selection transistor TRs. During a retention time (during a period of time while the electric potential of the gate electrode 41e is falling to a low electric potential), the selection transistor TRs is turned off. Here, assuming that an amount of variation of a gate voltage is denoted by Vg, a capacitance of a storage capacitor is denoted by Cs, a capacitance of an electro-optic material is denoted by Ce, and a parasitic capacitance between a gate and a drain is denoted by Cgd, a field-through voltage ΔVg is obtained by using the following formula (1):
ΔVg=Cgd(Cs+Cgd+Ce)×Vg (1)
An influence exerted by a variation of the field-through voltage ΔVg in a sheet of an object for display in the case of crystal liquid will be hereinafter compared with that in the case of an electrophoretic material.
A leakage current occurring during a retention time T11 is ignored. During a gate selection time, a signal voltage of the data line 68 is written into the storage capacitor Cs and the capacitance Ce of the electro-optic material, and at a timing when the gate voltage is turned off to start the retention time, field-through occurs. A common electric potential level Vcom is set in advance so as to be lower than the common voltage level of the signal voltage by a value of the field-through voltage, and an alternating current voltage is applied to liquid crystal. At this time, an effective voltage applied to the liquid crystal is obtained by using the following formula (2).
Vlcd=Va (2)
In the case where the field-through voltage varies owing to a manufacturing variation and the like, and as a result, is larger than the preceding field-through voltage by Vb, an effective voltage applied to the liquid crystal is obtained by using the following formula (3).
Therefore, Vb×Vb×(½) is a variation of the effective voltage. In general, Vb is negligibly smaller than 1V, and thus, this term can be substantially ignored (this term is close to zero). Namely, for a display using a bipolar electro-optic material, variations of respective selection transistors seldom exert an influence on display.
Here, a leakage current during a retention time is ignored. During a gate selection time, a voltage signal of the data line 68 is written into the storage capacitor Cs and the capacitance Ce of the electro-optic material, and at a timing when the gate voltage is turned off to start the retention time, field-through occurs. A common electric potential level Vcom is set in advance so as to be lower than a common voltage level of the signal voltage by a value of the field-through voltage, and an alternating current voltage is applied to an electrophoretic material. At this time, an effective alternating current voltage applied to the electrophoretic material is obtained by using the following formula (4).
Vce=Va (4)
In the case where the field-through voltage varies owing to a manufacturing variation and the like, and as a result, is larger than the preceding field-through voltage by Vb, an effective voltage applied to the liquid crystal is obtained by using the following formula (5).
Vce=Va±Vb (5)
It can be understood from the above-described formula (5) that a voltage twice the field-through voltage Vb results in a variation of the effective voltage applied to the electrophoretic material.
Further, as a result, it can be also understood that, in the case of the unipolar electro-optic materials, the variation of the effective voltage applied to the electrophoretic material, which is not a problem in the case of the liquid crystal, is a significant problem. Further, the variation of the effective voltage applied to the electrophoretic material causes non-uniformity of image density (unevenness of a displayed image) when displaying intermediate gray-scale images. This problem is more significant in the case where, for the purpose of realization of displaying high-resolution images or color images, the size of a pixel becomes small, and, owing thereto, it is difficult to sufficiently ensure the capacitance of a storage capacitor. In fact, in a prototype (Cs=400 fF, Cgd=60 fF) using an amorphous TFT of 385 dpi, the non-uniformity makes a halftone image with white and black colors alone.
In order to eliminate non-uniformity of image density, it is effective to reduce an amount of variation of the field-through voltage. In general, the parasitic capacitance Cgd is negligibly small compared with both of the capacitance Cs of a storage capacitor and the capacitance Ce of an electro-optic material. Therefore, in order to reduce the variation of the field-through voltage, two methods conceived on the basis of the formula (1) are; increasing the capacitance Cs of the storage capacitor; and reducing the parasitic capacitance Cgd. Here, changing the capacitance Ce of the electro-optic material is not considered because the capacitance Ce is specific to the material and constant.) In order to increase the capacitance Cs of the storage capacitor, it is effective to produce a TFT substrate structure by using a manufacturing method described below. In order to reduce the parasitic capacitance Cgd, it is effective to use the selection transistor TRs with high mobility so as to reduce the size of the selection transistor TRs.
Here,
As shown in
As described above, since, in order to eliminate non-uniformity of image density, it is effective to reduce an amount of variation of a field-through voltage, a configuration, in which, most of an area laid out for each pixel is allocated to an area for the storage capacitor Cs, is well known to those skilled in the art. However, along with a higher resolution of a display screen, it is necessary to reduce an occupation ratio of an area of a storage capacitor relative to an area of a pixel. Reduction of an area for driving elements is restricted by a design rule. That is, particularly in high-resolution displays, a ratio of the capacitance of the storage capacitor Cs relative to the capacitance Cep of the electrophoretic element, as well as a ratio of the capacitance of the storage capacitor Cs relative to the capacitance Cgd between a gate electrode and a drain electrode, becomes small, thus, this trend increases an influence exerted by the variation of the field-through voltage, and as a result, the possibility of occurrences of the non-uniformity of image density becomes higher.
Therefore, in this embodiment according to the invention, by causing a storage capacitor line and the scanning line 66 of a preceding stage to be common to each other, it is possible to ensure a large capacitance of the storage capacitor Cs, and thereby, reduce an amount of variation of the field-through voltage.
Hereinafter, an outline of a configuration of a pixel according to this embodiment will be described.
In this embodiment, there exist a pair of electrodes forming the storage capacitor Cs, one electrode being electrically connected to a drain electrode, the other electrode being electrically connected to the scanning line 66 of a preceding stage.
As shown in
As shown in
The selection transistors TR1 and TR2 are each configured by an negative metal oxide semiconductor TFT transistor (N-MOS).
The electrophoretic element 32 is interposed between the pixel electrode 35 and the common electrode 37.
The storage capacitors C1 and C2 are formed on the base plate 30, which will be described below, and each of the storage capacitors C1 and C2 has a pair of electrodes 10a and 10b which are allocated so as to be opposite each other via a dielectric film.
Further, the storage capacitors C1 and C2 are electrically charged by respective image signal voltages that are written via the corresponding selection transistors TR1 and TR2. As will be described hereinafter in detail, the storage capacitors C1 and C2 in this embodiment are each configured to form a Cs-on-gate structure, in which the storage capacitor Cs for a certain one of the pixels is formed by utilizing one of the scanning lines 66, which corresponds to a different one of the pixels, which is located adjacent to the certain one of the pixels.
The selection transistor TR1 of the pixel 40A has three electrodes, a first one being the gate electrode 41e to which an (i+1)th line of the scanning lines 66 is connected, a second one being the source electrode 41c to which one of the data lines 68 is connected, a third one being the drain electrode 41d to which the electrode 10a, i.e., one electrode of the storage capacitor C1, and the pixel electrode 35 are connected. Further, the electrode 10b, i.e., the other electrode of the storage capacitor C1 is connected to an i-th line of the scanning lines 66.
The selection transistor TR2 of the pixel 40B has three electrodes, a first one being the gate electrode 41e to which an (i+2)th line of the scanning lines 66 is connected, a second one being the source electrode 41c to which one of the data lines 68 is connected, a third one being the drain electrode 41d to which the electrode 10a, i.e., one electrode of the storage capacitor C2, and the pixel electrode 35 are connected. Further, the electrode 10b, i.e., the other electrode of the storage capacitor C2, is connected to an (i+1)th line of the scanning lines 66.
The storage capacitors C1 and C2 is each configured to form a capacitance by using a pair of the electrodes 10a and 10b, and are each formed so as to have a space, which approximately occupies an area of a portion of a pixel region, other than a portion thereof in which the selection transistor TRs is formed. The electrode 10b of the storage capacitor C1 is formed by a portion resulting from extension of the i-th line of the scanning lines 66 to the inside of the pixel 40A, and the electrode 10b of the storage capacitor C2 is formed by a portion resulting from extension of the (i+1)th line of the scanning lines 66 to the inside of the pixel 40B. That is, as the electrodes 10b and 10b of the storage capacitors C1 and C2 for the respective pixels 40A and 40B, the corresponding scanning lines 66 of preceding stages are utilized.
As shown in
On this gate insulating film 41b, the source electrode 41c and the drain electrode 41d, each having the thickness of 300 nm, are each provided so as to partially overlap the gate electrode 41e and the semiconductor layer 41a. The source electrode 41c and the drain electrode 41d are each formed so as to partially mount the semiconductor layer 41a. Further, the electrode 10a, i.e., one electrode of the storage capacitor Cs, which is similarly made of an aluminum material of 300 nm thickness, is formed over the electrode 10b, i.e., the other electrode of the storage capacitor C2 (Cs). This electrode 10a, i.e., one electrode of the storage capacitor C2 (Cs), is connected to the drain electrode 41d.
So as to cover the source electrode 41c, the drain electrode 41d and the electrode 10a, i.e., one electrode of the storage capacitor C2 (Cs), a protection film 42, which consists of an oxide silicon film having the thickness of 100 nm and a silicon nitride film having the thickness of 300 nm, is provided on the second insulating film 41b. This protection film 42 functions as a planarizing film.
On the protection film 42, the pixel electrode 35 made of an ITO material having the thickness of 50 nm is formed. This pixel electrode 35 is connected to a lower layer, i.e., the drain electrode 41d, via a contact hole passing through the protection film 42.
Meanwhile, on the opposite plate 31, the common electrode 37 (an opposite electrode), which is made of an ITO material of 100 nm thickness and is formed on a transparent substrate made of a PET material, is provided. Here, it is to be noted that, in the case of the above-described configuration of the base plate 30, the film thickness of the insulating film of the storage capacitor Cs is thin, such as 100 nm.
Next, effects of this embodiment will be hereinafter described with reference to
In
As a result of this comparison, it can be understood that the variation of the effective alternating current voltage, i.e., 2Vb in the case of the pixel circuit according to aspects of the invention is reduced to a greater extent, compared with that in the case of the existing pixel circuit. Particularly, in a high resolution area including resolutions more than or equal to 200 dpi, applying aspects of the invention to the pixel circuit is so effective that the corresponding variation reduction ratios become more than or equal to 10%. This effectiveness appears more significantly in a higher resolution area.
Specifically, it can be understood that, as a result, an effect in which, when the resolution is 300 dpi, the variation of the effective alternating current voltage is reduced by approximately 0.1 V, i.e., approximately 20%, and when the resolution is 400 dpi, the variation of the effective alternating current voltage is reduced by approximately 0.2 V, i.e., approximately 30%, can be brought. Owing to such a method, it is possible to reduce variations of respective gray scales of displayed images.
An area for each pixel becomes smaller along with increasing resolution. Here, assuming that the size of a transistor is not affected by any changes of a resolution, along with increasing resolution, the storage capacitor and the capacitance Cep of the electrophoretic element 32 for each pixel become smaller. As a result, a ratio of the capacitance Cgs between a gate electrode and a source electrode relative to the storage capacitor Cs, as well as a ratio of the capacitance Cgs relative to the capacitance Cep of the electrophoretic element 32, becomes larger, and thus, the variation of the effective alternating current voltage becomes larger.
In order to overcome the problem described above, by applying aspects of the invention to increase the capacitance of the storage capacitor Cs, it is possible to reduce a ratio of the parasitic capacitance Cgs relative to the capacitance of the storage capacitor Cs, and make the variation of the effective alternating current voltage be small. Application of aspects of the invention may not be so effective in a low-resolution display with a large storage capacitor Cs, but is effective particularly in a high-resolution display. In particular, in the case where the pixel electrode 35 is formed of dots whose density is more than or equal to 200 dpi, applying aspects of the invention is effective. From a viewpoint of a capacitance ratio, in displays, for each of which a ratio of an amount of the parasitic capacitance Cgs associated with each selection transistor relative to an amount of capacitance of the storage capacitor Cs is less than or equal to 1%, applying aspects of the invention brings a significant effect.
As disclosed in the invention, a method of actively forming a capacitance between the electrode 10a and the electrode 10b that is extended from the scanning line 66 of a preceding stage brings a large effect on realization of a high-speed response when driving the photoelectric elements 32, and countermeasure for occurrences of an image retention. In a pixel circuit connected to a certain line of the scanning lines 66, owing to sequential selection processing, when a voltage of the scanning line 66 of a preceding stage is changed, a phenomenon of a flash distortion of an electric potential of the pixel electrode 35 due to a capacitance coupling via the storage capacitor Cs occurs. Owing to this phenomenon, the electrophoretic particles 32 having been absorbed to around the pixel electrode 35 area by an electric image force are ripped apart from the wall surfaces of the respective microcapsules 20, and are in a condition in which they are likely to be electrophoresed.
Subsequently, when the certain line of the scanning lines 66 is selected, and any voltage is supplied to the pixel electrode 35, an effect, in which the electrophoretic particles 32 respond thereto in a high-speed manner, and occurrences of the image retention are reduced, can be obtained.
Next, a manufacturing method of the electrophoretic display 100 according to this embodiment will be hereinafter described.
As shown in
Next, by depositing tantalum (Ta) or chromium on the whole surface of a substrate by using a physical vapor phase depositing method, a thin metallic film of 100 to 300 nm thickness is formed, and by using a photo-edging method, the gate electrode 41e, the scanning lines 66, and the electrode 10b, i.e., the other electrode of the storage capacitor Cs are formed.
In this case, in order to reduce electric influences on the electrophoretic elements 32, which will be formed later, exerted by the gate electrode 41e and other wirings, preferably, a wiring width of each of the gate electrode 41e and other wirings is made as thin as possible. Specifically, the wiring width thereof is preferred to be less than or equal to 4 μm.
As shown in
In such a manner, the gate insulating film 41b of 300 nm thickness is formed.
Next, on the gate insulating film 41b, by handling monosilane and hydrogen as raw-material gases, a true amorphous silicon film 71 of approximately 50 nm to 150 nm is deposited by using the PECVD method. This layer will be a channel of the selection transistor TRs later.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
In the manufacturing method according to this embodiment, since the electrode 10b, i.e., the other electrode of the storage capacitor Cs corresponding to each of the pixels 40 is connected to the scanning line 66 of a preceding stage, it is unnecessary to form storage capacitor lines, and this unnecessity of forming the storage capacitor lines leads to an easy manufacturing method.
As described above, in this embodiment, by forming the storage capacitor Cs between the electrode 10a and the electrode 10b that is extended from the scanning line 66 of a preceding stage, a pixel circuit, which enables ensuring a large storage capacitance along with maintaining a sufficient aperture ratio, has been realized.
Further, such a pixel circuit has brought achievement of the electrophoretic display 100, which is capable of, in addition to realizing high resolutions, suppressing a variation of a field-though voltage to a low level, reducing occurrences of an image retention, and performing operations at a high speed. Second embodiment
Next, a second embodiment according to the invention will be hereinafter described.
In a pixel circuit of this embodiment, the capacitance thereof is not reduced while the load applied on the scanning lines 66 are reduced. As shown in
The storage capacitor line 69 is connected to the common electrode or a low voltage power supply line. Between the pixel electrode 35 and the storage capacitor line 69, a storage capacitor Csa (a first capacitor) is provided, between the pixel electrode 35 and the scanning line 66, a storage capacitor Csb (a second capacitor) is provided, and these two storage capacitors Csa and Csb are connected in parallel with each other. Thus, the capacitance of the storage capacitor Cs in a pixel circuit for a pixel is a summation of that of the storage capacitor Csa and that of the storage capacitor Csb.
Such a configuration enables the storage capacitor Cs of a pixel to be separated into the two capacitors Csa and Csb, thus, reduces the load applied on the scanning line 66, and as a result, becomes a useful configuration for high-speed operations. Further, in this embodiment as well, for example, the scanning line 66 forming the electrode 10b, i.e., the other electrode of the capacitor Csb, is an i-th line of the scanning lines 66, which is driven immediately before the scanning line 66, to which the pixel 40A connected to the one electrode of the relevant capacitor Csb corresponds, is driven. Therefore, even in such a configuration, an electric-potential change of the scanning line 66 of a preceding stage causes a fluctuation of an electric potential of the pixel electrode 35 due to a capacitance coupling, and thus, the effects of reducing occurrences of an image retention and realizing high-speed responses are maintained.
As described above, in this embodiment, by forming the storage capacitor Cs between the electrode 10a and the electrode 10b that is extended from the scanning line 66 of a preceding stage, a pixel circuit, which enables ensuring a large storage capacitance along with maintaining a sufficient aperture ratio, has been realized.
Further, such a pixel circuit has brought an achievement of the electrophoretic display 200, which is capable of, in addition to realizing high resolutions, suppressing a variation of a field-though voltage to a low level, reducing occurrences of an image retention, and performing operations at a high speed.
In addition, in these embodiments, examples in which an amorphous silicon TFT is used as a thin film semiconductor element are provided; however, but a channel-etch-type amorphous silicon TFT, an HIPS, an LIPS, an oxide TFT or an organic TFT may be used.
Further, in
Further, although omitted from illustration, protection diodes may be incorporated.
In addition, members forming respective elements in these embodiments are not limited to the above-described members. With respect to the base plate 30 and the opposite plate 31, an organic material except PET or an inorganic material except a glass material may be used. As a material forming the source electrode 41c, the drain electrode 41d and the gate electrode 41e, a metallic material except an aluminum material or an organic material may be used. As a semiconductor material, an oxide semiconductor or an organic semiconductor, such as AGZO except a-IGZO, ZnO or AZO, or an inorganic material, such as amorphous hydroxide or polycrystalline silicon, may be used.
With respect to film thicknesses, film thicknesses other than those having been described above may be used.
Manufacturing methods are not limited to the plasma CVD method, the sputter method and the photo etching method. A coating method, such as an ink-jet method, may be used.
In the above-described embodiments, a TFT having a bottom gate structure is used; however, by using a TFT having a top gate structure, the same configuration as or a configuration similar to that of each of the above-described embodiments can be achieved.
Further, in the above-described embodiments, the capsule-type electrophoretic elements 32 are used; however, other methods can be adopted. For example, it is possible to configure so that, between a pair of substrates, partition walls are formed, and in spaces formed by the pair of substrates and the partition walls, electrophoretic elements are encapsulated.
Hereinbefore, preferred embodiments according to the invention have been described with reference to accompanying drawings; however, it goes without saying that the invention is not limited to the embodiments. It is apparent to those skilled in the art that various changes and modifications can be conceived within the scope of technical concept of the appended claims, and, it is naturally understood that they also belong to the technical scope of the invention.
Next, cases, in which the electrophoretic display 100 according to the above-described embodiments is applied to electronic devices, will be hereinafter described.
For example, for the electronics book, the electronics paper and the like, since an application, in which characters are repeatedly written onto a white background, is assumed, it is necessary to eliminate an image retention after erasure, and an image retention over time.
In addition, the scope of electronic devices to which an electrophoretic display according to some aspects of the invention can be applied is not limited to these electronic devices, but widely includes apparatuses each utilizing perceivable color-tone variations in conjunction with movements of electrically charged participles.
Each of the electronics book 1000, the wristwatch 1100 and the electronics paper 1200 having been described above employs an electrophoretic display according to some aspects of the invention, and thus, is an electronic device including a display means of low power consumption.
In addition, the above-described electronic devices are just examples of an electronic device according to some aspects of the invention, and do not limit the technical scope of the invention. For example, an electrophoretic display according to some aspects of the invention can be suitably used for a display unit included in an electronic device, such as an IC card, a rewritable paper, a mobile telephone, a portable audio device, a PDA, an electronics dictionary, a fingerprint authentication apparatus, a central arithmetic processing apparatus, an electronics Japanese fan, an electronics price tag, and an electronics advertisement.
Number | Date | Country | Kind |
---|---|---|---|
2010-034748 | Feb 2010 | JP | national |