Pursuant to 35 U.S.C. §119(a), this application claims the benefit of earlier filing date and right of priority to Korean Application No. 10-2012-0102444, filed on Sep. 14, 2012, the contents of which is incorporated by reference herein in its entirety.
1. Field of the Invention
This specification relates to an electrophoretic display device, and particularly, to an electrophoretic display device capable of reducing power consumption by blocking a leakage current generated from a Power On Reset (POR) circuit which resets each driver Integrated Circuit (IC) at an initial period.
2. Background of the Invention
In general, an electrophoretic display device is an electronic information display device using a phenomenon that colloidal particles move to one polarity when a pair of electrodes to which voltages are applied are put into a colloidal solution. The electrophoretic display device exhibits characteristics such as wide viewing angle, high reflectivity, low power consumption and the like without using a backlight, and thus is spotlighted as an electronic device such as an electric paper and the like.
The electrophoretic display device includes an ElectroPhoretic Display (EPD) panel having a plurality of gate lines and data lines arranged in a matrix pattern to define pixels on intersecting points therebetween, a gate driver to drive each pixel via the respective gate line, a data driver to supply a data voltage to each pixel via the respective gate line, a timing controller to control those components, a power supply unit and the like.
The electrophoretic display device is provided with a Power On Reset (POR) circuit which senses power when the power is first applied in a power-off state to generate a reset signal for clearing remnant data within each driver to initiate an operation in a stable state and defining a driver initiation timing of each driver.
As shown in
A driver Integrated Circuit (IC) of the related art electrophoretic display device uses a signal generated from the POR circuit 2 as a control signal for another circuit.
Referring to
Here, the power supply voltage VCC is always applied to the gate of the transistor TR during a power-on period such that the transistor TR can normally operate immediately when a reset request comes from the exterior. Hence, after an image update period of the electrophoretic display device, the transistor TR is always kept in the turn-on state even at an image static period. Consequently, a leakage current continuously flows into a ground voltage (VSS) end in the bias block 5 as indicated with ‘a’.
The leakage current is generated by about 10 μA to 12 μA although it depends on the characteristic of the transistor TR. This may cause an increase in power consumption of the electrophoretic display device.
Therefore, to solve the shortcoming of the related art, an aspect of the detailed description is to provide an electrophoretic display device capable of reducing power consumption by blocking a leakage current generated from a POR circuit mounted in a driver.
To achieve these and other advantages and in accordance with the purpose of this specification, as embodied and broadly described herein, there is provided an electrophoretic display device including an electrophoretic panel driven by a time division into an image update period and an image static period and having a plurality pixels defined thereon for displaying the image, a gate driver having at least one gate driver Integrated Circuit (IC) for applying a gate driver voltage to the plurality of pixels, a data driver having at least one data driver integrated circuit for applying a data voltage to the plurality of pixels, and a power supply unit to generate a gate high voltage, a gate low voltage, a positive voltage, a negative voltage and a ground voltage, wherein at least one of the gate driver integrated circuit and the data driver integrated circuit may include a reset circuit to generate a reset signal in a power-on state, and a Thin Film Transistor (TFT) synchronized with the positive voltage or the gate high voltage and configured to supply a control signal for each circuit block in response to a signal output from the reset circuit.
The reset circuit may include a first node connected to an output end, a second node connected to the circuit block, a resistor having one end to which a power supply voltage (VCC) is applied and the other end connected to the first node, and a capacitor having one end connected to the first node and the other end connected to the second node.
The thin film transistor may include a gate to which the positive voltage is applied, a source to which the ground voltage is applied, and a drain connected to the second node.
The positive voltage may be output from the power supply unit to the data driver at a time point when the image update period starts.
The output of the positive voltage from the power supply unit to the data driver may be stopped at a time point when the image static period starts.
The data driver integrated circuit may include a main clock generator reset in response to the reset signal and configured to generate a main clock signal, a data processor to generate the data voltage in response to the main clock signal, a bias block to generate a bias voltage for outputting the data voltage to each of the pixels, and a level shifter to output the data voltage with the same voltage level as one of the positive voltage, the negative voltage and the ground voltage.
The bias block may be driven in response to an input of the control signal.
The thin film transistor may include a gate to which the gate high voltage is applied, a source to which the ground voltage is applied, and a drain connected to the second node.
The gate high voltage may be output from the power supply unit to the gate driver at a time point when the image update period starts.
The output of the gate high voltage from the power supply unit to the gate driver may be stopped at a time point when the image static period starts.
In accordance with a preferred embodiment of the present disclosure, a positive voltage other than a power supply voltage may be applied to a gate of a transistor as an active element connected to a reset circuit (or POR circuit), which is mounted within a driver of an electrophoretic display device, to turn the transistor on at an image update period so as to drive a bias block and thereafter turn the transistor off at an image static period, thereby blocking a leakage current and accordingly reducing power consumption.
Further scope of applicability of the present application will become more apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from the detailed description.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate exemplary embodiments and together with the description serve to explain the principles of the invention.
In the drawings:
Description will now be given in detail of an electrophoretic display device and a driver integrated circuit thereof in accordance with the exemplary embodiments, with reference to the accompanying drawings. For the sake of brief description with reference to the drawings, the same or equivalent components will be provided with the same reference numbers, and description thereof will not be repeated.
As shown in
The EPD panel 100 may include a plurality of pixels CE each having a plurality of microcapsules formed between a common electrode and a pixel electrode. Here, the common electrode may be made of a transparent electrode material, for example, Indium Tin Oxide (ITO). Each of the microcapsules may contain a plurality of white particles charged with a negative (minus) polarity and a plurality of black particles charged with a positive (plus) polarity.
Also, on a lower substrate configuring the EPD panel 100 may be arranged the plurality of gate lines GL and data lines DL with intersecting with each other in a matrix pattern. The lower substrate may be formed of one of glass, metal or plastic. A Thin Film Transistor (TFT) T may be formed on the intersecting point between the respective gate line GL and the respective data line DL. A gate of each TFT T may be connected to the gate line GL, and a source thereof may be connected to the data line DL. Also, a drain thereof may be connected to a pixel electrode of the pixel CE. The pixel CE may display a black gradation when a positive voltage VPOS is applied to the pixel electrode of the corresponding pixel CE, and display a white gradation when a negative voltage VNEG is applied to the pixel electrode of the corresponding pixel CE.
A new data voltage may enter the pixel CE during an image update process. After the image updating, the pixel CE may maintain a currently entered data voltage level until the next data updating. That is, the EPD panel 100 may be subject to a time division driving by being divided into an image update period and an image static period.
The gate of the TFT T may be connected to the gate line GL and turned on in response to a gate driver signal applied via the gate line GL to select a horizontal line of pixels CE to display. Accordingly, the TFT T may supply a data voltage applied via the data line DL to the pixel electrode of each of the selected pixels CE. On an upper substrate of the EPD panel 100 may be formed common lines CL to simultaneously supply a common voltage VCOM to common electrodes which face the respective pixel electrodes of the pixels CE. The upper substrate may be made of transparent glass or plastic.
The timing controller 110 may receive an image signal in a digital form transmitted from an external system, and although not shown, a timing signal such as a horizontal synchronization signal Hsync, a vertical synchronization signal Vsync, a data enable signal DE and the like, generating and outputting control signals for the gate driver 120 and the data driver 130.
The gate driver 120 may include at least one gate driver Integrated Circuit (IC). The gate driver IC may be configured with a plurality of shift registers, and include a level shifter for converting an output signal of the respective shift register into a swing width appropriate to drive the TFT T, an output buffer connected between the level shifter and the gate line GL, and the like. The gate driver 120 may sequentially output a scan signal, which is synchronized with a data voltage supplied to the data line DL, during the image update period. The scan signal may be a signal having a voltage level which swings between a gate high voltage GVDD and a gate low voltage GVEE.
The data driver 130 may include a data processor, which is equipped with a shift register, a latch and a decoder, a bias block and a level shifter. The data driver 130 may include at least one data driver IC to output a data voltage having the same voltage level as one of a negative voltage VPOS, a negative voltage VNEG and a ground voltage VSS. The data driver IC of the data driver 130 may be mounted onto the lower substrate of the EPD panel in a Chip On Film (COF) manner.
The data driver IC may output a positive voltage VPOS of +15V, a negative voltage VNEG of −15V and a ground voltage VSS of 0V all of which have an analog form, in response to digital data input from the timing controller 110 during the image update period. That is, the data driver IC may output one selected from three-phase voltages VPOS, VNEG and VSS as a data voltage via the data line DL, in response to the digital data input from the timing controller 110 during the image update process. The data voltage may be supplied to the pixel electrode of the pixel CE via the data line DL and the TFT T.
The power supply unit 150 may generate driving voltages VCC, VCOM VPOS and VNEG using a Direct Current (DC) to DC converter, which is driven by a voltage input when the electrophoretic display device is turned on. The power supply voltage VCC may be a logic voltage which is necessary to drive a control IC of the timing controller 110, the gate driver IC of the gate driver 120 and the data driver IC of the data driver 130. For example, the power supply voltage VCC may be a DC voltage of 3.3 V. Also, the positive voltage VPOS may be a DC voltage of +15V, and the negative voltage VNEG may be a DC voltage of −15V. The common voltage may be decided as a DC voltage between 0V and −2V. The gate low voltage GVEE may be a DC voltage of −20V, and the gate high voltage GVDD may be a DC voltage of +22V.
The control IC of the controller and the driver ICs of the drivers having such configurations may be provided therein with a Power On Reset (POR) circuit (i.e., reset circuit) to sense power when the power is first applied thereto so as to generate a reset signal for clearing remnant data within each driver to initiate an operation in a stable state and defining a driving initiation time point of each driver IC. The POR circuit is a circuit for generating a reset signal in correspondence to a turn-on time point of the electrophoretic display device. The POR circuit may generate a reset signal RST by receiving the power supply voltage VCC output from the power supply unit 150.
Also, the POR circuit may generate control signals for some of circuit blocks within each driver IC as well as the reset signal RST. Especially, the exemplary embodiment of the present disclosure may use the control signal to control a bias block for generating a bias voltage required when the driver IC outputs a signal. To generate the control signal, an output end of the POR circuit may typically be connected to an active element. The active element may supply the control signals to the circuit blocks in response to a positive voltage VPOS, other than the power supply voltage VCC supplied from the power supply unit 150.
Here, the power supply unit 150 may be a signal for supplying the positive voltage VPOS to the data driver 130 during an image update period of the electrophoretic display device, and stopping the supply of the positive voltage VPOS during an image static period. Therefore, the control signal may be supplied to the active element only during the image update period. The active element may thus be turned off at other periods except for the image update period. That is, a leakage current may not be generated any more from each circuit block, which receives the control signal, during the image static period because the active element is in a turn-off state.
Hereinafter, description will be given of a structure of a driver IC of the electrophoretic display device in accordance with the exemplary embodiment with reference to the accompanying drawings.
As shown in
The POR circuit 132 may be implemented as a passive element, and include a first node N1 connected to a reset signal (RST) output end, a resistor having one end to which a power supply voltage VCC is applied and the other end connected to the first node N1, and a capacitor C having one end connected to the first node N1 and the other end connected to the second node N2.
The POR circuit 132 may receive the power supply voltage VCC applied, and generate a reset signal RST using a Resistance-Capacitance (RC) delay of the passive element. The generated reset signal RST may be used as a control signal for another circuit block.
The main clock generator 133 may generate a main clock signal MCLK, which clears remnant data within each driver IC of the data driver 130 and serves as an operation reference of each circuit block, in response to the reset signal RST generated from the POR circuit 132.
The data processor 134 may convert data in a digital form applied from the timing controller 110 (see
The bias block 135 may serve to uniformly maintain a bias voltage of the level shifter 137 when the data voltage applied from the data processor 135 is output to the EPD panel 100 (see
The level shifter 137 may receive a positive voltage VPOS, a negative voltage VNEG and a ground voltage VSS from the power supply unit 150 (see FIG. 2). The level shifter 137 may output as a data voltage VDATA by selecting one of the three phase voltages in response to the data voltage applied based on the bias voltage.
In the data driver IC of the data driver 130 with this structure, when the electrophoretic display device enters an image update period, a current flows from the bias block 135 to a source of the TFT TR to which the ground voltage VSS is applied, in response to the voltage level of the control signal CS. However, after the image update period, the positive voltage VPOS may not be applied at the image static period and accordingly the TFT TR may be turned off. This may result in blocking a leakage current generated in the bias block 135 as indicated with ‘b’.
As shown in
With the configuration, when the power supply voltage VCC is applied to the POR circuit 132 in response to power being applied at an initial period, the POR circuit 132 may generate a reset signal. However, since the TFT TR is turned on by the positive voltage VPOS, a voltage entering the second node N2 may not reach a level high enough to switch on (turn on, close) each switch SW1 to SW4 of the bias block 135. Accordingly, a leakage current may not be generated between the bias block 135 and the TFT TR.
Afterwards, when the power supply voltage VCC, the ground voltage VSS, the positive voltage VPOS and the negative voltage VNEG are applied to the bias block 135 as the electrophoretic display device enters the image update period, the positive voltage VPOS may be applied to a gate of the TFT TR in synchronization with the supply of the voltages. Accordingly, a control signal of a predetermined level may be applied to the bias block 135 and each switch SW1 to SW4 may be switched on, thereby driver a bias circuit.
Next, when the electrophoretic display device enters the image static period, the power supply voltage VCC, the ground voltage VSS, the positive voltage VPOS and the negative voltage VNEG may not be applied to the bias block 135 any more. In synchronization with the stop of the voltage supply, the positive voltage VPOS may not be supplied to the gate of the TFT TR either and a potential of the second node N2 may be lowered. Accordingly, the voltage level of the control signal CS may become the same level as the initial period. This may thus open the switches SW1 to SW4.
Also, as the TFT TR is turned off, the leakage current flowing from the bias block 135 to the source of the TFT TR may be blocked.
As described above, the electrophoretic display device according to the exemplary embodiment of the present disclosure may control the voltages applied to the bias circuit at the image static period in synchronization with the positive voltage, thereby blocking the leakage current and reducing power consumption.
In the meantime, the aforementioned exemplary embodiment has illustrated that the leakage current of the bias circuit is blocked by use of the control signal generated via the reset circuit mounted in the data driver IC of the data driver. However, another exemplary embodiment in which the bias circuit for evenly maintaining the output of the level shifter is mounted within the gate driver IC of the gate driver. Therefore, another exemplary embodiment of blocking a leakage current generated from the bias circuit by converting the power supply voltage VCC applied to a TFT connected to a reset circuit of the gate driver IC into a gate high voltage GVDD may be implemented.
The foregoing embodiments and advantages are merely exemplary and are not to be construed as limiting the present disclosure. The present teachings can be readily applied to other types of apparatuses. This description is intended to be illustrative, and not to limit the scope of the claims. Many alternatives, modifications, and variations will be apparent to those skilled in the art. The features, structures, methods, and other characteristics of the exemplary embodiments described herein may be combined in various ways to obtain additional and/or alternative exemplary embodiments.
As the present features may be embodied in several forms without departing from the characteristics thereof, it should also be understood that the above-described embodiments are not limited by any of the details of the foregoing description, unless otherwise specified, but rather should be construed broadly within its scope as defined in the appended claims, and therefore all changes and modifications that fall within the metes and bounds of the claims, or equivalents of such metes and bounds are therefore intended to be embraced by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2012-0102444 | Sep 2012 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20050041004 | Gates et al. | Feb 2005 | A1 |
20080150887 | Kim et al. | Jun 2008 | A1 |
20080259071 | Nemoto et al. | Oct 2008 | A1 |
20100149158 | Lee | Jun 2010 | A1 |
20100277464 | Lee | Nov 2010 | A1 |
20110298771 | Yoo et al. | Dec 2011 | A1 |
20120001954 | Yamazaki | Jan 2012 | A1 |
20120113082 | Lee | May 2012 | A1 |
20120182282 | van Veenendaal et al. | Jul 2012 | A1 |
Number | Date | Country |
---|---|---|
101751867 | Jun 2010 | CN |
102347748 | Feb 2012 | CN |
102467886 | May 2012 | CN |
2003-216111 | Jul 2003 | JP |
2007-503024 | Feb 2007 | JP |
2005-158488 | Jul 2008 | JP |
2008-158488 | Jul 2008 | JP |
2008-292980 | Dec 2008 | JP |
2009-237027 | Oct 2009 | JP |
2010-107860 | May 2010 | JP |
2010-204550 | Sep 2010 | JP |
20120066278 | Jun 2012 | KR |
Entry |
---|
Japanese Office Action dated Mar. 18, 2014 for corresponding Patent Application No. JP 2012-284229. |
The First Office Action from the State Intellectual Property Office of the People's Republic of China dated Mar. 31, 2015, in Chinese counterpart application 201210568733.6. |
Number | Date | Country | |
---|---|---|---|
20140078034 A1 | Mar 2014 | US |