This application claims priority benefit of Japanese Patent Application No. JP 2021-105905 filed in the Japan Patent Office on Jun. 25, 2021. Each of the above-referenced applications is hereby incorporated herein by reference in its entirety.
The present disclosure relates to an electrostatic capacitance detection circuit.
Electronic devices such as information terminals, office automation devices, and home appliances use electrostatic touch panels, electrostatic touchpads, or electrostatic switches (hereinafter collectively referred to as electrostatic sensors) as user interfaces. An electrostatic sensor includes a sensor electrode. Electrostatic capacitance is formed around the sensor electrode, and when a user's finger touches (or comes close to) the sensor electrode, the electrostatic capacitance changes. An electrostatic switch detects this small change in capacitance, thereby determining whether or not an input is made.
One example of the related art is Japanese Patent Laid-open No. 2020-166656.
As a result of examining electronic devices including electrostatic sensors, the present inventor has come to recognize the following issue.
The controller IC 14 includes an electrostatic capacitance detection circuit that detects the electrostatic capacitance Cs formed by the sensor electrode 12. The electrostatic capacitance detection circuit detects the electrostatic capacitance Cs on the basis of the voltage of the GND pin. The electrostatic capacitance Cs can be accurately measured when the potential of the GND pin and the potential of the metal 18 are equal to the ground potential 16. However, parasitic impedance Z1 such as parasitic resistance or parasitic inductance may exist between the metal 18 and the ground potential 16. Similarly, parasitic impedance Z2 may exist between the GND pin and the ground potential 16. Therefore, when noise is generated at the ground potential 16 or other nodes, the potential difference between the GND pin and the ground potential 16 fluctuates with time. In this case, the component of the parasitic capacitance Cp included in the electrostatic capacitance Cs is detected under the influence of noise. This results in a decrease in the accuracy of detecting the electrostatic capacitance Cs. It is noted that the issue described herein is independently recognized by the present inventor and should not be considered as common recognition among those skilled in the art.
In view of the circumstances described above, it is desirable to provide an electrostatic capacitance detection circuit with improved detection accuracy.
An embodiment of the present disclosure relates to an electrostatic capacitance detection circuit. The electrostatic capacitance detection circuit includes a sense pin to which a sense electrode is to be connected, a ground pin to be grounded, a reference pin to be connected to a node where parasitic capacitance is to be formed between the node and the sense electrode, and a capacitance detection circuit connected to the sense pin, the ground pin, and the reference pin and configured to detect electrostatic capacitance formed by the sense electrode.
Another embodiment of the present disclosure also relates to an electrostatic capacitance detection circuit. The electrostatic capacitance detection circuit includes a sense pin, a ground pin, a reference pin, a first capacitor, a power supply line, a ground line connected to the ground pin, a first switch connected between a second end of the first capacitor and the sense pin, a second switch connected between the power supply line and the sense pin, a third switch connected between the reference pin and the ground line, a fourth switch connected in parallel to the first capacitor, a fifth switch connected between a first end of the first capacitor and the reference pin, a sixth switch connected between the first end of the first capacitor and the ground line, and a seventh switch connected between the reference pin and the ground line.
Yet another embodiment of the present disclosure also relates to an electrostatic capacitance detection circuit. The electrostatic capacitance detection circuit includes a sense pin, a ground pin, a reference pin, a first capacitor, a second capacitor, a power supply line, a ground line connected to the ground pin, a first switch connected between a second end of the first capacitor and the sense pin, a second switch connected between a second end of the second capacitor and the sense pin, a third switch connected between the reference pin and the ground line, a fourth switch connected in parallel to the first capacitor, a fifth switch connected between a first end of the first capacitor and the reference pin, a sixth switch connected between the first end of the first capacitor and the ground line, a seventh switch connected between the reference pin and the ground line, an eighth switch connected between the power supply line and the second end of the second capacitor, and a ninth switch connected in parallel to the second capacitor.
Any combination of the above-described constituent components as well as constituent components or expressions of the present disclosure obtained by exchanging the constituent components or the expressions among methods, devices, and systems are also effective as embodiments of the present disclosure.
According to an embodiment of the present disclosure, detection accuracy can be improved.
An overview of some exemplary embodiments of the present disclosure will be described. This overview is intended to simplify and describe some concepts of one or more embodiments for the purpose of basic understanding of the embodiments to be described in detail later and is not intended to limit the scope of the disclosure. This overview is not a comprehensive overview of all conceivable embodiments and is not intended to identify key elements of all the embodiments or delineate the scope of part or all of the aspects. For the sake of convenience, “one embodiment” may refer to one or more embodiments (working examples and modifications) disclosed in the present specification.
An electrostatic capacitance detection circuit according to one embodiment includes a sense pin to which a sense electrode is to be connected, a ground pin to be grounded, a reference pin to be connected to a node where parasitic capacitance is to be formed between the node and the sense electrode, and a capacitance detection circuit connected to the sense pin, the ground pin, and the reference pin and configured to detect electrostatic capacitance formed by the sense electrode.
With this configuration, the electrostatic capacitance detection circuit includes the reference pin in addition to the ground pin that serves as a ground terminal. Accordingly, noise of a ground line of an electronic device in which the electrostatic capacitance detection circuit is mounted is actively taken into the electrostatic capacitance detection circuit, and signal components are separated from noise components in the capacitance detection circuit. Accordingly, the detection accuracy can be improved.
In one embodiment, the capacitance detection circuit may include a first capacitor and may be configured to, (i) in a state in which the reference pin and the ground pin are electrically connected to each other, apply a voltage to the sense pin, and (ii) in a state in which the reference pin and the ground pin are electrically disconnected from each other, connect the first capacitor between the sense pin and the reference pin.
In one embodiment, the capacitance detection circuit may include a power supply line, a ground line connected to the ground pin, a first switch connected between one end of the first capacitor and the sense pin, a second switch connected between the power supply line and the sense pin, a third switch connected between the reference pin and the ground line, a fourth switch connected in parallel to the first capacitor, a fifth switch connected between another end of the first capacitor and the reference pin, a sixth switch connected between the other end of the first capacitor and the ground line, and a seventh switch connected between the reference pin and the ground line.
In one embodiment, the capacitance detection circuit may include a first capacitor and a second capacitor and may be configured to, (i) in a state in which one end of the second capacitor is connected to the ground pin, apply a voltage to another end of the second capacitor, (ii) in a state in which the reference pin and the ground pin are electrically connected to each other and the one end of the second capacitor is connected to the ground pin, connect the other end of the second capacitor to the sense pin, and (iii) in a state in which the reference pin and the ground pin are electrically disconnected from each other, connect the first capacitor between the sense pin and the reference pin.
In one embodiment, the capacitance detection circuit may include a power supply line, a ground line connected to the ground pin, a first switch connected between one end of the first capacitor and the sense pin, a second switch connected between one end of the second capacitor and the sense pin, a third switch connected between the reference pin and the ground line, a fourth switch connected in parallel to the first capacitor, a fifth switch connected between another end of the first capacitor and the reference pin, a sixth switch connected between the other end of the first capacitor and the ground line, a seventh switch connected between the reference pin and the ground line, an eighth switch connected between the power supply line and the one end of the second capacitor, and a ninth switch connected in parallel to the second capacitor.
An electrostatic capacitance detection circuit according to one embodiment includes a sense pin, a ground pin, a reference pin, a first capacitor, a power supply line, a ground line connected to the ground pin, a first switch connected between one end of the first capacitor and the sense pin, a second switch connected between the power supply line and the sense pin, a third switch connected between the reference pin and the ground line, a fourth switch connected in parallel to the first capacitor, a fifth switch connected between another end of the first capacitor and the reference pin, a sixth switch connected between the other end of the first capacitor and the ground line, and a seventh switch connected between the reference pin and the ground line.
An electrostatic capacitance detection circuit according to one embodiment includes a sense pin, a ground pin, a reference pin, a first capacitor, a second capacitor, a power supply line, a ground line connected to the ground pin, a first switch connected between one end of the first capacitor and the sense pin, a second switch connected between one end of the second capacitor and the sense pin, a third switch connected between the reference pin and the ground line, a fourth switch connected in parallel to the first capacitor, a fifth switch connected between another end of the first capacitor and the reference pin, a sixth switch connected between the other end of the first capacitor and the ground line, a seventh switch connected between the reference pin and the ground line, an eighth switch connected between the power supply line and the one end of the second capacitor, and a ninth switch connected in parallel to the second capacitor.
In one embodiment, the electrostatic capacitance detection circuit may be integrated on a single semiconductor substrate. The term “integrated” herein may include a case where all the constituent components of a circuit are formed on a semiconductor substrate or a case where main constituent components of the circuit are integrated thereon, and some resistors, capacitors, and other components may be disposed outside the semiconductor substrate in order to adjust circuit constants. By integrating a circuit on a single chip, it is possible to reduce a circuit area and keep characteristics of circuit elements uniform.
Hereinafter, preferred embodiments will be described with reference to the drawings. The same or equivalent constituent components, members, and processes illustrated in the drawings will be denoted by the same reference signs, and redundant description will be omitted as appropriate. The embodiments will be described for exemplary purposes only and are by no means intended to limit the present disclosure. All the features and combinations described in the embodiments are not necessarily essential to the disclosure.
In the present specification, “the state in which a member A is connected to a member B” includes not only the state in which the member A and the member B are physically directly connected to each other but also the state in which the member A and the member B are indirectly connected to each other via another member that has no substantial effect on the electrical connection between them or that does not impair a function or effect produced by the connection between them.
Similarly, “the state in which a member C is disposed between the member A and the member B” includes not only the state in which the member A and the member C or the member B and the member C are directly connected to each other but also the state in which the member A and the member C or the member B and the member C are indirectly connected to each other via another member that has no substantial effect on the electrical connection between them or that does not impair a function or effect produced by the connection between them.
The electrostatic capacitance detection circuit 100 constitutes an electrostatic sensor, together with the sense electrode 202. The type of electrostatic sensor is not particularly limited, and the electrostatic sensor may be an electrostatic touch panel, an electrostatic touchpad, an electrostatic switch, or other sensors.
The sense electrode 202 forms electrostatic capacitance Cs between the sense electrode 202 and its surroundings. The electrostatic capacitance Cs includes electrostatic capacitance Cf formed between the sense electrode 202 and a user's finger 2 (or a stylus) and parasitic capacitance Cp formed between the sense electrode 202 and the reference node 206. The reference node 206 is wiring, a metal plate, or a metal chassis, for example, on the printed circuit board of the electronic device 200.
A capacitance detection circuit 110 is mounted on a printed circuit board 210 (see
The electrostatic capacitance detection circuit 100 monitors the electrostatic capacitance Cs formed by the sense electrode 202 and detects a touch or proximity of the finger 2 to the sense electrode 202 according to a change in the electrostatic capacitance Cs.
The electrostatic capacitance detection circuit 100 includes the sense pin SNS, the ground pin GND, the reference pin REF, and the capacitance detection circuit 110 and is a functional integrated circuit (IC) integrated on a single semiconductor substrate.
The sense pin SNS is connected to the sense electrode 202. The ground pin GND is connected to the ground potential 204. That is, the ground pin GND is grounded. The reference pin REF is connected to the reference node 206 where the parasitic capacitance Cp can be formed between the reference node 206 and the sense electrode 202.
The capacitance detection circuit 110 is connected to the sense pin SNS, the ground pin GND, and the reference pin REF and is configured to detect the electrostatic capacitance Cs formed by the sense electrode 202.
Referring back to
A specific configuration of the capacitance detection circuit 110 is not particularly limited. For example, the capacitance detection circuit 110 includes an internal capacitor Cm and a plurality of switches (collectively referred to as a switch SW). The capacitance detection circuit 110 detects the electrostatic capacitance Cs by performing the following steps.
Step 1: A voltage is applied to the sense electrode 202 via the sense pin SNS to charge the electrostatic capacitance Cs.
Step 2: Electric charge in the electrostatic capacitance Cs is transferred to the internal capacitor Cm.
Step 3: A voltage generated in the internal capacitor Cm is detected.
At step 1, the electrostatic capacitance Cs is charged based on the potential of the ground pin GND in the state in which the reference pin REF and the ground pin GND are short-circuited using the switch SW.
At step 2, the electric charge is transferred in the state in which the reference pin REF and the ground pin GND are disconnected from each other. Specifically, in the state in which the reference pin REF and the ground pin GND are electrically disconnected from each other, the internal capacitor Cm is connected between the sense pin SNS and the reference pin REF.
The configurations of the electrostatic capacitance detection circuit 100 and the electronic device 200 are as described above. Next, the operation of the electrostatic capacitance detection circuit 100 will be described.
The electrostatic capacitance detection circuit 100 includes the reference pin REF in addition to the ground pin GND. With this configuration, noise of the ground potential 204 of the electronic device 200 in which the electrostatic capacitance detection circuit 100 is mounted is actively taken into the electrostatic capacitance detection circuit 100, and signal components are separated from noise components in the capacitance detection circuit 110. Accordingly, the detection accuracy can be improved.
The present disclosure extends to various devices and methods each understood as the block diagram or circuit diagram of
The capacitance detection circuit 110A includes a first capacitor Cm, a switch group including a plurality of switches SW1 to SW7, and an amplifier 120.
The first switch SW1 is connected between one end of the first capacitor Cm and a sense pin SNS. The second switch SW2 is connected between the power supply line 102 and the sense pin SNS. The third switch SW3 is connected between a reference pin REF and the ground line 104. The fourth switch SW4 is connected in parallel to the first capacitor Cm. The fifth switch SW5 is connected between the other end of the first capacitor Cm and the reference pin REF. The sixth switch SW6 is connected between the other end of the first capacitor Cm and the ground line 104. The seventh switch SW7 is connected between the reference pin REF and the ground line 104.
The amplifier 120 amplifies the voltage of the first capacitor Cm and generates a detection signal Vcs.
The configuration of the electrostatic capacitance detection circuit 100A is as described above. Next, the operation of the electrostatic capacitance detection circuit 100A will be described.
The first state (l is an initialization phase in which the switches SW3, SW4, SW6, and SW7 are ON. Accordingly, electric charge in electrostatic capacitance Cs including parasitic capacitance Cp (that is, voltage across the electrostatic capacitance Cs including the parasitic capacitance Cp), and electric charge in the first capacitor Cm (voltage across the first capacitor Cm) are initialized.
In the second state φ2, the switches SW6 and SW7 are ON. The second state φ2 may be omitted.
The subsequent third state φ3 is a charging phase in which the switches SW2, SW6, and SW7 are ON. In the charging phase, a predetermined voltage (in this example, the power supply voltage VDD) is applied to the electrostatic capacitance Cs to charge the electrostatic capacitance Cs. In the third state φ3, the switch SW2 is turned on, by which the power supply voltage VDD is applied to the sense pin SNS. Further, since the switch SW7 is also ON, the reference pin REF and the ground pin GND are electrically connected to each other. In the third state φ3, the switch SW5 may also be ON.
The subsequent fourth state φ4 is an electric charge transferring phase in which the switches SW1 and SW5 are ON and the first capacitor Cm is connected in parallel to the electrostatic capacitance Cs. In the fourth state φ4, electric charge is transferred in the state in which the capacitor Cm and Cs float from the ground pin GND of the electrostatic capacitance detection circuit 100A.
The subsequent fifth state φ5 is an amplification phase in which the switches SW1, SW6, and SW7 are ON. Accordingly, one end of the electrostatic capacitance Cs and one end of the first capacitor Cm are connected to the ground pin GND via the ground line 104, while the other ends thereof are connected to an input node of the amplifier 120. At this time, the detection signal Vcs corresponding to the electrostatic capacitance Cs is generated at the output of the amplifier 120.
An advantage of the electrostatic capacitance detection circuit 100A according to the first working example becomes clear by comparing it with that of a comparative technique.
Assume that the ground voltage VA of the electronic device includes alternate current (AC) noise. Since there is non-negligible impedance between the ground of the electronic device and the ground pin GND of the electrostatic capacitance detection circuit 100R, the voltage VB of the ground pin GND of the electrostatic capacitance detection circuit 100R has an amplitude different from that of the voltage VA of the outer ground.
The voltage VC, that is, the charging voltage of the sense pin SNS in the charging phase in which a switch SW2 is ON is equal to the power supply voltage VDD. Since the power supply voltage VDD is generated based on the ground voltage VA of the electronic device, the power supply voltage VDD also changes following the ground voltage VA. Electric charge Qs charged to electrostatic capacitance Cs in the charging phase is expressed by the following equation (1).
Qs=V
C
×Cs (1)
From the law of conservation of electric charge, the following equation (2) holds.
Cs×V
C
=Cs×V
D
+Cm×(VD−VB) (2)
Solving this for VD yields the following equation (3).
V
D=(Cs×VC+Cm×VB)/(Cs+Cm) (3)
Since the amplifier 120 operates based on the ground voltage VB of the IC, a detection signal Vcs is proportional to (VD−VB). That is, in the electrostatic capacitance detection circuit 100R illustrated in
VE represents the voltage of a reference node 206 (reference pin REF) in the state in which the reference node 206 and the ground pin GND are not connected to each other in the electrostatic capacitance detection circuit 100A. In the electrostatic capacitance detection circuit 100A, a voltage VE′ when the reference node 206 (reference pin REF) and the ground pin GND are connected to each other is equal to VB (VE′=VB).
VG represents the voltage of the sense pin SNS in the charging phase. The voltage VG of the sense pin SNS in the charging phase in which the switch SW2 is ON is equal to the power supply voltage VDD. Since the power supply voltage VDD is generated based on the ground voltage VA of the electronic device, the power supply voltage VDD also changes following the ground voltage VA. Assuming that VA=VB for ease of understanding here, the voltage (charging voltage) across the electrostatic capacitance Cs in the charging phase is VG−VB (≈VDD−VA) and is a constant voltage.
VH represents the input voltage of the amplifier 120 after the electric charge transferring phase, that is, the voltage generated at the node on the high potential side of the capacitor Cm.
Since the charging phase is performed based on the ground potential 204, the amount of electric charge Qchg stored in the electrostatic capacitance Cs is expressed by the following equation (4).
Qchg=Cs×(VG−VB) (4)
The electric charge is transferred in the state in which the electrostatic capacitance Cs and the first capacitor Cm are disconnected from the ground potential 204. From the law of conservation of electric charge, the following equation (5) holds.
Cs×(VG−VB)=Cs×(VH−VE)+Cm×(VH−VF) (5)
Here, since the fifth switch SW5 is ON in the electric charge transferring phase, VE=VF holds.
Cs×(VG−VB)=Cs×(VH−VE)+Cm×(VH−VE) (6)
Solving this for (VH−VE) yields the following equation (7).
(VH−VE)=(VG−VB)×Cs/(Cs+Cm) (7)
The detection signal Vcs is proportional to (VH−VE). In the equation (7), (VG−VB) is a time-independent constant. Accordingly, the detection signal Vcs is also time-independent.
In this way, according to the first working example, the influence of noise can be canceled, and sensing can be performed with high accuracy.
The capacitance detection circuit 110B includes a first capacitor Cm, a second capacitor Cavdd, a switch group including a plurality of switches SW1 to SW9, and an amplifier 120.
The capacitance detection circuit 110B is configured to, (i) in the state in which one end of the second capacitor Cavdd is connected to the ground pin GND, apply a voltage VDD to the other end of the second capacitor Cavdd, and subsequently, (ii) in the state in which a reference pin REF and the ground pin GND are electrically connected to each other and the one end of the second capacitor Cavdd is connected to the ground pin GND, connect the other end of the second capacitor Cavdd to a sense pin SNS. Accordingly, electrostatic capacitance Cs(Cp) is charged.
Subsequently, (iii) in the state in which the reference pin REF and the ground pin GND are electrically disconnected from each other, the first capacitor Cm is connected between the sense pin SNS and the reference pin REF. Accordingly, the electric charge in the electrostatic capacitance Cs is transferred to the first capacitor Cm.
The switch group is configured in such a manner that the states (i) to (iii) can be realized, and its specific configuration is not particularly limited. In the present working example, the nine switches SW1 to SW9 realize this function.
The first switch SW1 is connected between one end of the first capacitor Cm and the sense pin SNS. The second switch SW2 is connected between one end of the second capacitor Cavdd and the sense pin SNS. The third switch SW3 is connected between the reference pin REF and the ground line 104. The fourth switch SW4 is connected in parallel to the first capacitor Cm. The fifth switch SW5 is connected between the other end of the first capacitor Cm and the reference pin REF. The sixth switch SW6 is connected between the other end of the first capacitor Cm and the ground line 104. The seventh switch SW7 is connected between the reference pin REF and the ground line 104. The eighth switch SW8 is connected between the power supply line 102 and the one end of the second capacitor Cavdd. The ninth switch SW9 is connected in parallel to the second capacitor Cavdd.
The first state φ1 is an initialization phase in which the switches SW9, SW3, SW4, SW6, and SW7 are ON. Accordingly, electric charge in the electrostatic capacitance Cs including parasitic capacitance Cp (that is, voltage across the electrostatic capacitance Cs including the parasitic capacitance Cp), electric charge in the first capacitor Cm (voltage across the first capacitor Cm), and electric charge in the second capacitor Cavdd (voltage across the second capacitor Cavdd) are initialized.
In the second state φ2, the switches SW8, SW6, and SW7 are ON. Accordingly, the second capacitor Cavdd is charged by the power supply voltage VDD. This is also called a pre-charging phase.
The subsequent third state φ3 is a charging phase in which the switches SW2, SW6, and SW7 are ON. In the charging phase, the electrostatic capacitance Cs is charged by using the electric charge stored in the second capacitor Cavdd. In the third state φ3, the switch SW5 may also be ON.
The subsequent fourth state φ4 is an electric charge transferring phase in which the switches SW1 and SW5 are ON and the first capacitor Cm is connected in parallel to the electrostatic capacitance Cs. In the fourth state φ4, electric charge is transferred in the state in which the capacitor Cm and Cs float from the ground pin GND of the electrostatic capacitance detection circuit 100B.
The subsequent fifth state φ5 is an amplification phase in which the switches SW1, SW6, and SW7 are ON. Accordingly, one end of the electrostatic capacitance Cs and one end of the first capacitor Cm are connected to the ground pin GND via the ground line 104, while the other ends thereof are connected to an input node of the amplifier 120. At this time, a detection signal Vcs corresponding to the electrostatic capacitance Cs is generated at the output of the amplifier 120.
The configuration of the electrostatic capacitance detection circuit 100B is as described above. According to the electrostatic capacitance detection circuit 100B, the influence of noise can be canceled, and sensing can be performed with high accuracy, as with the electrostatic capacitance detection circuit 100A according to the first working example.
The embodiments described above are for exemplary purposes only, and it is to be understood by those skilled in the art that various modifications can be made to combinations of the constituent components and processes of the embodiments. The following describes such modifications.
The topology of the plurality of switches SW1 to SW7 of the capacitance detection circuit 110A according to the first working example is not limited to that of
If the impedance of the switches is sufficiently low, one of the two switches SW6 and SW7 may be omitted.
Further, referring to
Further, referring to
The topology of the plurality of switches SW1 to SW9 of the capacitance detection circuit 110B according to the second working example is not limited to that of
If the impedance of the switches is sufficiently low, one of the two switches SW6 and SW7 may be omitted.
Further, referring to
Further, referring to
Further, referring to
The embodiments described above are for exemplary purposes only, and it is to be understood by those skilled in the art that various modifications can be made to combinations of the constituent components and processes of the embodiments and that such modifications also fall within the scope of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
2021-105905 | Jun 2021 | JP | national |