Claims
- 1. An integrated circuit, comprising:
(a) a silicon substrate; (b) first and second p-well regions with first and second doping profiles in a direction perpendicular from a surface of said substrate, said first p-well region containing an NMOS device, said second p-well region containing an ESD protection device, wherein said second doping profile is less than said first doping profile near said surface; and (c) an n-well region, said n-well region containing a PMOS device.
- 2. An integrated circuit, comprising:
(a) a silicon substrate; (b) first and second p-well regions with first and second doping profiles in a direction perpendicular from a surface of said substrate, said first p-well region containing an NMOS device, said second p-well region containing an ESD protection device; and (c) an n-well region, said n-well region with a third doping profile in said direction, said n-well containing a PMOS device, wherein said second doping profile is the difference of said first doping profile and said third doping profile near said surface.
CROSS-REFERENCE TO RELATED PATENT APPLICATIONS
[0001] The following co-pending applications assigned to the assignee of this application discloses related subject matter: U.S. Patent Application Serial No. 60/081,119, filed Apr. 08, 1998 (TI-25844).
Provisional Applications (2)
|
Number |
Date |
Country |
|
60081119 |
Apr 1998 |
US |
|
60112662 |
Dec 1998 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09456036 |
Dec 1999 |
US |
Child |
10191902 |
Jul 2002 |
US |