Claims
- 1. A method of manufacturing an electrostatic discharge (ESD) protection circuit for an integrated circuit comprising the steps of:providing a semiconductor substrate of a first conductivity type; doping a portion of the semiconductor substrate with a dopant of a second conductivity type to form a first doped region; doping a portion of the semiconductor substrate and a portion of the first doped region with a dopant of the second conductivity type to form a second doped region; doping a portion of the first doped region with a dopant of the first conductivity type to form a third doped region that is an emitter of a first transistor, the base of the first transistor formed by the first doped region and the collector formed by the substrate; doping portions of the semiconductor substrate with a dopant of the second conductivity type to form a fourth doped region that is an emitter of a second transistor, the base of the second transistor formed by the substrate and the collector formed by the first doped region; and doping portions of the semiconductor substrate with a dopant of the first conductivity type to form a fifth doped region for contacting an anode of the diode formed between the substrate and the second doped region.
- 2. The method of claim 1 further comprising the steps of:forming a capacitor on the semiconductor substrate; forming a resistor coupled to the capacitor on the semiconductor substrate, wherein the capacitor and resistor form a voltage divider network; and forming a third transistor having a control electrode coupled to a common connection of the resistor and capacitor, a first electrode coupled to the base of the first transistor, and a second electrode coupled to the base of the second transistor.
- 3. The method of claim 2 further comprising the step of forming the capacitor integral with the control electrode of the third transistor.
- 4. A method of configuring an electrostatic discharge (ESD) protection circuit for an integrated circuit comprising the steps of:connecting first and second transistors as a silicon controlled rectifier (SCR) where an emitter and base of the first transistor are coupled to a collector of the second transistor and an emitter and base of the second transistor are coupled to a collector of the first transistor; providing a serial connection of a capacitor and a resistor between the emitters of the first and second transistors; and connecting a control terminal of a third transistor to a common connection of the resistor and the capacitor and current conduction terminals to the bases of the first and second transistors.
- 5. The method of claim 4, further including the step of coupling a diode between the emitter of the first transistor and the emitter of the second transistor.
Parent Case Info
This application is a continuation-in-part of U.S. Ser. No. 08/706,868, filed Sep. 3, 1996, now U.S. Pat. No. 5,781,388 which is hereby incorporated-by-reference.
US Referenced Citations (7)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/706868 |
Sep 1996 |
US |
Child |
09/017139 |
|
US |