This invention is related to an electrostatic discharge protection circuit, and more particularly, an electrostatic discharge protection circuit with a high turn-on speed.
When two electrically charged objects are in contact or are shorted to each other, the electrical charges in one object will flow to another object through a discharging path, causing electrostatic discharge. The electrostatic discharge can generate huge currents in a very short time and can damage integrated circuits. Since the human body, machines used to package integrated circuits, and instruments for testing integrated circuits are all common charged bodies, irreversible harm can be caused to the circuit once the charged body contacts with the circuit and discharges to the circuit. Therefore, electrostatic discharge protection circuits are usually adopted to provide low resistance discharge paths for the huge ESD currents to pass by and to protect the integrated circuits from being blown out.
Also, in some cases, the ESD protection devices may be manufactured by a low voltage process as the circuit to be protected. Therefore, to endure the high operational voltages required by the circuit to be protected during normal operations, the discharging path provided by the ESD protection circuit usually contains more than one transistor, preventing the transistors from breaking down. However, the non-uniform turn-on issue caused by cascode structure of the transistors will lower the ability of discharge and the efficiency of protection. Furthermore, since the discharging path is partly provided by the parasitic bipolar junction transistors in the cascode structure, the turn-on speed of the ESD circuit is rather slow. Also, if the transistors are not turned on soon enough, the discharging current will flow into the circuit to be protected before the transistors are turned on, causing damage to the circuit to be protected.
One embodiment of the present invention discloses an electrostatic discharge (ESD) protection circuit. The ESD protection circuit includes an ESD release transistor, at least one stress release transistor, a control circuit, and a voltage division circuit.
The ESD release transistor is coupled to a reference voltage terminal of a circuit to be protected. The at least one stress release transistor is coupled between a voltage input terminal of the circuit to be protected and the ESD release transistor. The control circuit turns off the ESD release transistor during a normal operation, and turns on the ESD release transistor during a positive ESD zapping. The voltage division circuit provides at least one divisional voltage according to an input voltage received from the voltage input terminal for turning on the at least one stress release transistor during the normal operation and the positive ESD zapping.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The ESD release transistor 110 is coupled to a reference voltage terminal PAD1 for providing a reference voltage V0 to the circuit CKT1 to be protected. The stress release transistor 120 is coupled between a voltage input terminal PAD2 for providing an input voltage V1 for the circuit CKT1 and the ESD release transistor 110. In some embodiments, the input voltage V1 provided by the voltage input terminal PAD2 can be the high operation voltage required by the circuit CKT1, and the reference voltage V0 provided by the reference voltage terminal PAD1 can be the ground voltage of the circuit CKT1.
In some embodiments, due to the requirement for low power consumption and low cost, the circuit CKT1 may be manufactured by a low voltage process, for example, the components of the circuit CKT1 are normally operated under 1.8V. In this case, to simplify the manufacturing process, the ESD protection circuit 100 may also be manufactured by the same low voltage process. However, in some applications, the circuit CKT1 may still require high operation voltages, such as over 6V, for some specific operations, such as programming a non-volatile memory cell, and the input voltage V1 may be higher than the breakdown voltage of the ESD release transistor 110.
To prevent the ESD release transistor 110 from breaking down, the voltage division circuit 140 can provide a first divisional voltage VD1 according to the input voltage V1 for controlling the stress release transistor 120. The first divisional voltage VD1 is an intermediate voltage lower than the input voltage V1 and higher than the reference voltage V0, and can keep the stress release transistor 120 turned on during a normal operation. Therefore, the cross voltages of the stress release transistor 120 and the ESD release transistor 110 can be controlled within safe regions.
Also, to prevent the ESD protection circuit 100 from generating leakage current during the normal operation, the control circuit 130 can turn off the ESD release transistor 110 during the normal operation. However, during a positive ESD zapping, that is, when the input voltage V1 is raised drastically due to ESD, the control circuit 130 would turn on the ESD release transistor 110. Since the stress release transistor 120 is always turned on, the ESD protection circuit 100 can provide the discharge path immediately by turning on the ESD release transistor 110 during the positive ESD zapping.
In
In addition, in
The control circuit 130 includes a second capacitor C2 and a transient resistor RT. The second capacitor C2 has a first terminal coupled to the first reference voltage node N1, and a second terminal coupled to a control terminal of the ESD release transistor 110. In
During the normal operation, the second capacitor C2 can be seemed as an open circuit. Therefore, the voltage at the second terminal of the second capacitor C2 would be pulled down by the transient resistor RT to the reference voltage V0, turning off the ESD release transistor 110.
However, during the positive ESD zapping, the input voltage V1 is raised to a high voltage drastically in a short period of time. In this case, the second capacitor C2 can be seemed as a short circuit. Therefore, the voltage at the second terminal of the second capacitor C2 is also raised, turning on the ESD release transistor 110. Since the stress release transistor 120 and the ESD release transistor 110 are both turned on during the positive ESD zapping, the ESD protection circuit 100 is able to provide a discharging path accordingly. Also, by properly selecting the transient resistor RT and the second capacitor C2, the turn-on duration and turn-on speed of the ESD release transistor 110 can be adjusted to desired values.
Furthermore, in some embodiments, the holding voltage of the ESD protection circuit 100 can be adjusted by selecting the width of the stress release transistor 120 and the ESD release transistor 110. For example, the width of the stress release transistor 120 and the ESD release transistor 110 may be increased to lower the holding voltage according to the system requirement.
In addition to providing the discharging path by turning on the stress release transistor 120 and the ESD release transistor 110, the ESD protection circuit 100 may also provide a discharging path with the parasitic bipolar junction transistors residing in the stress release transistor 120 and the ESD release transistor 110 during the positive ESD zapping. Therefore, the discharging capability of the ESD protection circuit 100 can be further improved.
In
In some embodiments, if the input voltage V1 is much higher than the breakdown voltages of the stress release transistor 120 and the ESD release transistor 110, then the ESD protection circuit 100 may require more stress release transistors to relieve the cross voltages on the transistors.
The first set of diodes 242A can provide the first divisional voltage VD1 through the first reference voltage node N1 to turn on the first stress release transistor 220A. The second reference voltage node N2 is coupled to a control terminal of the second stress release transistor 220B, and can provide a second divisional voltage VD2. The second set of diodes 242B are coupled in series between the first reference voltage node N1 and the second reference voltage node N2.
Since the ESD protection circuit 200 includes more stress release transistors than the ESD protection circuit 100, the ESD protection circuit 200 is able to endure higher input voltage. That is, the ESD protection circuit may include more than one stress release transistor according to the system requirement.
In
The first reference voltage node N1 is coupled to the control terminal of the stress release transistor 120, and can provide the first divisional voltage VD1. The first resistor R1 is coupled between the voltage input terminal PAD2 and the first reference voltage node N1. The second resistor R2 is coupled between the first reference voltage node N1 and the reference voltage terminal PAD1. That is, in ESD protection circuit 300, the voltage division circuit 340 can provide the first divisional voltage VD1 through the resistors R1 and R2. Therefore, by selecting the ratio of the resistors R1 and R2 properly, the desired divisional voltage VD1 can be generated. However, in some embodiments, the resistance of the resistors R1 and R2 should be rather high for reducing the leakage current.
Also, the control circuit 330 includes a first capacitor C1, a second capacitor C2, and a transient resistor RT. The first capacitor C1 has a first terminal coupled to the voltage input terminal PAD2, and a second terminal. The second capacitor C2 has a first terminal coupled to the second terminal of the first capacitor C1, and a second terminal coupled to a control terminal of the ESD release transistor 110. The transient resistor RT is coupled between the second terminal of the second capacitor C2 and the reference voltage terminal PAD1. In this case, the control circuit 330 can turn off the ESD release transistor 110 during the normal operation, and can turn on the ESD release transistor 110 during the positive ESD zapping when the input voltage V1 is raised drastically.
In
The second reference voltage node N2 is coupled to a control terminal of the second stress release transistor 420B, and can provide a second divisional voltage VD2. The third resistor R3 is coupled between the second reference voltage node N2 and the reference voltage terminal PAD1.
Since the ESD protection circuit 400 includes more stress release transistors than the ESD protection circuit 300, the ESD protection circuit 400 is able to endure higher input voltage. That is, the ESD protection circuit may include more than one stress release transistor according to the system requirement.
In summary, the ESD protection circuits provided by the embodiments of the present invention can provide the discharge path by turning on the ESD release transistor instantly during the positive ESD zapping, and can ensure the internal transistors to be operated within safe regions by reducing the high cross voltages of the transistors with at least one stress release transistor. That is, the non-uniform turn-on issue caused in prior art can be solved, and the ESD turn-on speed can be raised while the reliability can be improved.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This non-provisional application claims priority of US provisional application No. 62/590,402, filed on Nov. 24, 2017, included herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
62590402 | Nov 2017 | US |