Claims
- 1. An integrated circuit including an electrostatic discharge protection device, said integrated circuit including a pair of nodes between which an excess voltage is to be prevented, said electrostatic discharge protection device comprising:
- a semiconductor region of one conductivity type having a first principal surface,
- first and second terminal regions of second conductivity type, extending from said first principal surface into and separated by said region of one conductivity type,
- said first and second terminal regions each having a deep region of said second conductivity type, spaced from said first principal surface, said deep regions each having a concentration of doping of said second conductivity type which has a maximum value at a depth spaced from said first principal surface, said deep regions also including portions above and below said depth which portions have concentrations of doping of said second conductivity type less than said maximum,
- said first and second terminal regions each having a shallow region of said second conductivity type extending from said first principal surface to contact the respective deep region of said second conductivity type, and
- a gate electrode overlying said first principal surface between said first and second terminal regions, said gate electrode separated from said first principal surface by an insulator layer, and
- at least one of said first and second terminal regions and said gate connected to one of said pair of nodes and at least another of said first and second terminal regions and said gate being connected to the other of said pair of nodes,
- whereby said electrostatic discharge protection device extends deeply from said first principal surface thereby increasing the volume of semiconductor through which current may flow during electrostatic discharge between said pair of nodes.
- 2. An integrated circuit as in claim 1 wherein said deep region comprises one or more deep implants.
- 3. An integrated circuit as in claim 1 wherein one of said nodes is an input/output line and the other of said nodes is the integrated circuit ground.
- 4. An integrated circuit as in claim 1 wherein said gate electrode and one of said terminal regions are connected.
- 5. An integrated circuit as in claim 4 wherein said connection between said gate electrode and said one of said first and second terminal regions comprises a polysilicon connector.
- 6. An integrated circuit as in claim 1 wherein said integrated circuit includes circuitry protected by said electrostatic discharge protection device and said circuitry includes a bipolar transistor.
- 7. An integrated circuit as in claim 6 wherein said circuitry includes a CMOS transistor.
- 8. An integrated circuit devise as in claim 1 wherein said electrostatic discharge protection device has an area of 100 square microns or less, can shunt up to 6000 volts, and has a turn-on time of 10 picoseconds or less.
Parent Case Info
This application is a continuation of application Ser. No. 07/994,739, filed Dec. 22, 1992, now abandoned.
US Referenced Citations (7)
Non-Patent Literature Citations (3)
Entry |
Thick Oxide Device ESD Performance UnderProcess Variations, R. A. McPhee, C. Duvvury, et al. 1986 EOS Synosium Proceedings, pp. 173-181. |
The Elimination of Electrostatic Discharge Failures From Silicon Gate Logic Tech., R. B. Wilcox et al., EOS/ESD Symposium Proceedings, 1985, pp. 1-4. |
A Summary Of Most Effective Electrostatic Discharge Protection Circuits For MOS Memories and Their Observed Failure Modes. C. Duvvury, et al. EOS/ESD Symposium Proceedings, 1983, pp. 181-184. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
494739 |
Dec 1992 |
|