Mergens, et al., “High Holding Current SCRS (HHI-SCR) for ESD Protection and Latch-Up Immune IC Operations” 24th Annual EOS/ESD Symposium, Oct. 6-10, 2002, pp. 1-8. |
Russ, et al., “GGSCRS: GGNMOS Triggered Silicon Controlled Rectifiers for ESD Protection in Deep Sub-Micron CMOS Processes” EOS/ESD Symposium, Sep. 9-13, 2001, pp. 1A.3.1-1.A.3-10. |
Wu, et al., “Breakdown and Latent Damage of Ultra-Thin Gate Oxides Under ESD Stress Conditions” Electrical Overstress/Electrostatic Discharge Symposium Proceedings, Sep. 26-28, 2000, pp. 1-9. |
Chatterjee, et al. A Low-Voltage Triggering SCR for On-Chip ESD Protection at Output and Input Pads. IEEE Electron Device Letters, vol. 12 No. 1 Jan. 1991. pp. 1-2. |
Amerasekera et al. Substrate Triggering and Salicide Effects on ESD Performance and Protection Circuit Design in Deep Submicron CMOS Processes. IEEE 1995 pp. 1-4. |