Claims
- 1. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; an ESD protection device, coupled between the pad and ground; and a diode turn-on device, coupled in a forward conduction direction from the pad to a first gate of the ESD protection device.
- 2. The ESD protection circuit of claim 1, wherein said ESD protection device is selected from the group comprising a silicon controlled rectifier (SCR) and an NMOS device.
- 3. The ESD protection circuit of claim 2, further comprising a first resistor, coupled to the first gate of the ESD protection device and ground.
- 4. The ESD protection circuit of claim 3, wherein the first resistor comprises the intrinsic resistance of the substrate of the ESD protection device.
- 5. The ESD protection circuit of claim 2, wherein the diode turn-on device comprises at least one diode coupled in the forward conduction direction.
- 6. The ESD protection circuit of claim 5, wherein each diode forms a stage of a Darlington transistor, comprising:
an emitter of a first stage coupled to the pad; the bases of each stage coupled to the emitter of the next stage; and the base of the last stage and the collector of each stage coupled to said first gate of said SCR.
- 7. The ESD protection circuit of claim 3, further comprising a second shunt resistor coupled in parallel to said first resistor, between the first gate of the ESD protection device and ground, said shunt resistor having an resistance value less than said first resistor.
- 8. The ESD protection circuit of claim 3, where, in an instance the ESD protection device is the SCR, a third resistor (504) is coupled between a second gate of said SCR and the pad.
- 9. The ESD protection circuit of claim 3, where, in an instance the ESD protection device is the SCR, a second gate of said SCR is coupled to a supply voltage.
- 10. The ESD protection circuit of claim 3, where, in an instance the ESD protection device is the SCR, at least one diode is coupled between said first gate of said SCR and a second gate of said SCR.
- 11. The ESD protection circuit of claim 2, where, in an instance the ESD protection device is the NMOS device, said NMOS device comprises:
a parasitic transistor, wherein the diode turn-on device is coupled to a first gate selected from the group consisting of a MOS gate and the base of said parasitic transistor; and a first resistor coupled between the base of the parasitic transistor and ground.
- 12. The ESD protection circuit of claim 11, where, in an instance the diode turn-on device is coupled to the MOS gate, said circuit further comprises at least one limiter diode coupled between said first gate and ground.
- 13. The ESD protection circuit of claim 11, where, in an instance the diode turn-on device is coupled to the base of said parasitic transistor, said circuit further comprises the MOS gate of the NMOS device coupled to ground.
- 14. The ESD protection circuit of claim 1, wherein said diode turn-on device further comprises:
at least one MOS device serially coupled to at least one diode; and if said MOS device is an NMOS device, the drain is coupled to a higher potential than the source, and the gate is coupled to a potential at least as high as the drain of said NMOS device; or if said MOS device is a PMOS device, the source is coupled to a higher potential than the drain, and the gate is coupled to a potential at least as low as the drain of said PMOS device.
- 15. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; an ESD protection device, coupled between the pad and ground; and a diode turn-on device, coupled in a forward conduction direction from a gate of the ESD protection device to ground.
- 16. The ESD protection circuit of claim 15, wherein said ESD protection device is selected from the group comprising a silicon controlled rectifier (SCR) and an PMOS device.
- 17. The ESD protection circuit of claim 15, further comprising:
a first resistor, coupled to a first gate of the ESD protection device and ground.
- 18. The ESD protection circuit of claim 17, wherein the first resistor comprises the intrinsic resistance of the substrate of the ESD protection device.
- 19. The ESD protection circuit of claim 15, wherein the diode turn-on device comprises at least one diode coupled in the forward conduction direction.
- 20. The ESD protection circuit of claim 17, wherein the SCR further comprises a second resistor is coupled between a second gate of said SCR and the pad.
- 21. The ESD protection circuit of claim 20, further comprising a third shunt resistor coupled in parallel to said second resistor, between the second gate of the SCR and the pad, said third shunt resistor having a resistance value less than said second resistor.
- 22. The ESD protection circuit of claim 15, wherein each diode forms a stage of a Darlington transistor, comprising:
an emitter of a first stage coupled to a second gate of the SCR; the bases of each stage coupled to the emitter of the next stage; and the base of the last stage and the collector of each stage coupled to ground.
- 23. The ESD protection circuit of claim 19, further comprising a coupling capacitor coupled between said at least one diode and ground.
- 24. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; a silicon controlled rectifier (SCR), coupled between the pad and ground; a first resistor, coupled to a first gate of the ESD protection device and ground; and a coupling capacitor coupled to a second gate of said SCR and ground.
- 25. The ESD protection circuit of claim 24, further comprising a second coupling capacitor coupled to the first gate of said SCR and the pad.
- 26. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; a silicon controlled rectifier (SCR), coupled between the pad and ground; a first resistor, coupled to a first gate of the ESD protection device and ground; and a coupling capacitor coupled to the first gate of said SCR and the pad.
- 27. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; an SCR protection device, coupled between the pad and ground; and at least one MOS turn-on device having the gate coupled to a potential at least as high as the drain, said MOS turn-on device selected from the group comprising an NMOS and a PMOS, and coupled from the pad to a first gate of the SCR protection device.
- 28. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; an SCR protection device, coupled between the pad and ground; and a Zener diode, coupled from the pad to a first gate of the SCR protection device in a reverse bias direction.
- 29. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:
a pad, adapted for connection to a protected circuit node of the IC; a capacitance reducing diode serially coupled in forward conduction mode between an anode of said ESD protection device and the pad, said capacitance reducing diode having a parasitic junction capacitance value less than a parasitic capacitance value of said ESD protection device; and an ESD protection device coupled between the capacitance reducing diode and ground.
- 30. The ESD protection circuit of claim 29, further comprising a voltage supply line coupled to the cathode of said capacitance reducing diode via a resistor.
- 31. The ESD protection circuit of claim 29, wherein the capacitance reducing diode is a first diode of a diode turn-on device.
- 32. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry and a plurality of mixed supply voltage lines, the ESD protection circuit comprising:
a silicon controlled rectifier (SCR) having an anode and cathode, said anode coupled to a first voltage supply line and said cathode coupled to ground; and a plurality of parasitic capacitances respectively coupled between each said voltage supply line and said grounded cathode.
- 33. The ESD protection circuit of claim 32, further comprising:
at least one holding diode, coupled in a forward conductive direction from the first voltage supply line to said anode of said SCR
- 34. The ESD protection circuit of claim 32, further comprising:
at least one trigger diode, coupled in a forward conductive direction from the second trigger gate G2.
- 35. The ESD protection circuit of claim 21, further comprising a resistor coupled between the first gate of said SCR and ground.
- 36. A multi-fingered ESD protection device having current mirrored triggers, comprising:
a temperature compensated trigger device having at least one first PMOS device serially coupled between a voltage supply line and at least one trigger diode, said at least one trigger diode coupled in the forward conductive direction to ground; at least two SCR fingers, wherein each SCR finger comprises:
an SCR having an anode coupled to said voltage supply line and a cathode coupled to ground; a second PMOS device serially coupled between said voltage supply line and a first gate of said SCR; and a gate of said first PMOS device coupled to the gate of the second PMOS device of each said SCR finger.
- 37. A multi-fingered ESD protection device having current mirrored triggers, comprising:
a temperature compensated trigger device having at least one first NMOS device serially coupled between ground and at least one trigger diode, said at least one trigger diode coupled in the forward conductive direction to a voltage supply line; at least two SCR fingers, wherein each SCR finger comprises:
an SCR having an anode coupled to said voltage supply line and a cathode coupled to ground; a second NMOS device serially coupled between ground and a second gate of said SCR; and a gate of said first NMOS device coupled to the gate of the second NMOS device of each said SCR finger.
- 38. A multi-fingered SCR ESD protection device having current mirrored triggers, comprising:
a temperature compensated trigger device having at least one first PMOS device serially coupled between a voltage supply line and at least one trigger diode, said at least one trigger diode coupled in the forward conductive direction to at least one NMOS device, said at least one NMOS device coupled to ground; at least two SCR fingers, wherein each SCR finger comprises:
an SCR having an anode coupled to said voltage supply line and a cathode coupled to ground; a second PMOS device serially coupled between said voltage supply line and a first gate of said SCR; and a gate of said first PMOS device coupled to the gate of the second PMOS device of each said DTSCR finger, a second NMOS device serially coupled between ground and a second gate of said SCR; and a gate of said first NMOS device coupled to the gate of the second NMOS device of each said DTSCR finger.
- 39. A complementary SCR ESD protection circuit comprising:
a first SCR having an anode coupled to a voltage supply line, a cathode coupled to an I/O pad, and a first trigger gate coupled to ground; a second SCR 3062 having an anode coupled to the I/O pad, a cathode coupled to ground, and a second trigger gate coupled to the voltage supply line; and wherein parasitic capacitance is formed between said voltage supply line and ground.
- 40. The protection circuit of claim 39, further comprising:
at least one first diode coupled in a forward conductive direction between the anode and the first trigger gate of said first SCR; and at least one second diode coupled in a forward conductive direction between the second trigger gate and the cathode of said second SCR.
- 41. The protection circuit of claim 39, further comprising:
an NMOS device coupled in parallel to an NPN transistor of said first diode turn-on SCR, said NMOS device having a source, drain, and gate respectively coupled to a emitter, collector, and base of said first NPN transistor; and a PMOS device coupled in parallel to a PNP transistor of said second SCR, said PMOS device having a source, drain, and gate respectively coupled to a emitter, collector, and base of said second PNP transistor.
CROSS REFERENCES
[0001] This patent application claims the benefit of U.S. Provisional Applications, serial No. `60/276,415, filed Mar. 16, 2001; 60/276,416, filed Mar. 16, 2001; serial No. 60/276,424, filed Mar. 16, 2001; and serial No. 60/318,548, filed Sep. 11, 2001, the contents of which are incorporated by reference herein.
Provisional Applications (4)
|
Number |
Date |
Country |
|
60276415 |
Mar 2001 |
US |
|
60276416 |
Mar 2001 |
US |
|
60276424 |
Mar 2001 |
US |
|
60318548 |
Sep 2001 |
US |