Embedded protection against spurious electrical events

Information

  • Patent Grant
  • 9224728
  • Patent Number
    9,224,728
  • Date Filed
    Thursday, April 28, 2011
    13 years ago
  • Date Issued
    Tuesday, December 29, 2015
    8 years ago
Abstract
Various disclosed aspects provide for protecting components (e.g., integrated circuits) from spurious electrical overvoltage events, such as electrostatic discharge. Embedded components with voltage switchable dielectric materials may protect circuits against electrostatic discharge.
Description
BACKGROUND

1. Technical Field


The present application relates to electronic circuit design and architecture and to devices that incorporate such electronic circuits for protection against electrical overvoltage events, and more particularly to systems, designs, circuits, methods, and materials for protecting components and devices from overvoltage electrical events and to devices incorporating such systems, designs, circuits, methods, and materials.


2. Description of Related Art


Electronic devices are often fabricated by assembling and connecting various components (e.g., integrated circuits, passive components, chips, and the like, hereinafter “chips”). Many components, particularly semiconductors, are sensitive to spurious electrical events that apply excessive voltage to the devices in what is termed an overvoltage condition. Examples of overvoltage condition sources include electrostatic discharge (ESD), back electromotive force (EMF), lightning, solar wind, solar flares, switched electromagnetic induction loads such as electric motors and electromagnets, switched heavy resistive loads, large current changes, electromagnetic pulses, spark gap, and the like. Overvoltage conditions may result in a high voltage at a device containing semiconductors such as an IC chip, which may cause large current flow through or within the chip. The large current flow may effectively destroy or otherwise negatively impact the functionality of the semiconductor. However, a system that blocks current associated with an overvoltage event from reaching the components may also impair the desired normal operation of the chip unless properly designed.


Some chips include “on-chip” protection against some overvoltage events (e.g., a mild ESD event) that may be expected during packaging of the chip (e.g., protection against Human Body Model events).


A chip may be packaged (e.g., attached to a substrate). A packaged chip may be connected to additional (e.g., ex-chip) overvoltage protection devices, that protect the packaged chip against more severe (e.g., higher voltage) overvoltage events. Inasmuch as the on-chip and off-chip overvoltage protection devices are in electrical communication, the off-chip overvoltage protection device may be required to “protect” the on-chip overvoltage protection device. Off-chip overvoltage protection devices using discrete components are difficult to add when the substrate is manufactured. Moreover, on-chip protection is difficult to optimize across a complete system or subsystem. Examples of specifications for ESD testing include IEC 61000-4-2 and JESD22-A114E.


A printed circuit board, printed wiring board, or similar substrate (hereinafter also referred to as PCB) may be used to assemble, support, and connect electronic components. A PCB typically includes a substrate of dielectric material and one or more conductive leads to provide electrical conductivity among various attached components, chips, and the like. Typically, a pattern of metallic leads is plated (e.g., using printing technology such as silk-screening) onto the dielectric substrate to provide electrical connectivity. Alternatively a metallic layer (e.g., a layer of Cu) is applied to the substrate and subsequently etched in the desired pattern. Multiple layers of conductive patterns and/or dielectric materials may be disposed on a PCB. The layers may be connected using vias. Printed circuit boards including 14 or more layers are not uncommon.


A PCB is typically used for supporting and connecting various integrated electronic components, such as chips, packages, and other integrated devices. The PCB may also support and connect discrete components, such as resistors, capacitors, inductors, and the like, and provide connections between integrated and discrete components. The conductive patterns and/or layers in the PCB and other components or areas within electronic devices sometimes provide paths for conducting overvoltage events that could damage or otherwise negatively impact components.


SUMMARY

The problem of preventing conduction of overvoltage events to a sensitive component on a PCB may be addressed by embedding a structure of VSD (voltage switchable dielectric) material, sometimes also denoted as “VSDM” in the substrate of the PCB. The VSD material may conduct current of an incoming electrical overvoltage signal to a ground or another point upon switching to a substantially conductive state in response to a rise in voltage above a threshold level. A circuit element, such as a filter, may be disposed to shield the component by further attenuating any portion of the incoming signal that is transmitted to the component and/or by blocking at least partially a rise in voltage while the VSD material switches to a conductive state. While the voltage at the VSD material is below the threshold level, the VSD material is substantially insulative, thereby substantially blocking signal transmission to the ground. The VSD material may be embedded as a layer, pattern or vias within the PCB. Circuit elements may also be embedded within a layer, pattern, or vias of the PCB.


Various aspects of a protection circuit for protecting an electronic component of an electronic device against an overvoltage condition such as an ESD signal include a VSD material embedded in a substrate. The VSD material may be disposed between a first point located along an expected ESD signal path and a second point located within the device. The VSD material may have a characteristic voltage level. The protection circuit further includes a circuit element disposed between the first point and the electronic component. The VSD material is designed to transmit to the second point a first portion of the ESD signal present at the first point when a voltage of the ESD signal exceeds the characteristic voltage level. The circuit element is designed to transmit a second portion of the ESD signal to the electronic component while modifying at least one signal characteristic of the second portion of the ESD signal. In some embodiments, the substrate is a PCB and the VSD material is a part of a layer of the PCB. The circuit element may be embedded in the substrate. The circuit element may be embedded in a via. The via may comprise the circuit element.


In various embodiments, an electronic device comprises a substrate, a component mounted on the substrate, a connector configured to receive a signal, the connector mounted on the substrate and electronically coupled to the component, and a filter circuit configured to couple the signal from the connector to the component. A VSD material may be embedded within the electronic device and electrically coupled to the connector and the filter circuit. The VSD material switches between a low impedance when the signal level is greater than a switching threshold and a high impedance when the signal level is less than the switching threshold. In some embodiments, the substrate is a PCB and the VSD material is at least a part of a layer of the PCB. The filter circuit may be embedded in the substrate. The filter circuit may be embedded in a via.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments described herein may be referenced to any one or more of the following figures.



FIG. 1 illustrates a response of a VSD (voltage switchable dielectric) material to an electrical signal in connection with various embodiments of the present invention.



FIG. 2 illustrates a circuit incorporating a VSD material for protecting an electronic component in accordance with an embodiment of the present invention.



FIG. 3 is a diagram illustrating a cross section of a VSD material that may be used in connection with various embodiments of the present invention.



FIG. 4 is a block diagram illustrating an exemplary stackup in accordance with an embodiment of the present invention.



FIG. 5 is a block diagram showing a cross section illustration of an embedded protector element in a segment of a stackup in accordance with an embodiment of the present invention.



FIG. 6 is a block diagram showing a cross section illustration of multiple embedded protector elements in a segment of a stackup 600 in accordance with an embodiment of the present invention.



FIG. 7 is a block diagram showing a cross section illustration of VSD material, connectors, and vias that are embedded in multiple layers of dielectric material of a stackup in accordance with an embodiment of the present invention.





DETAILED DESCRIPTION

Protection against overvoltage events in a device in accordance with various embodiments of the present invention may include incorporating a voltage switchable dielectric material (VSD material) in the device. While those skilled in the art will recognize that overvoltage events encompass multiple events, ESD (electrostatic discharge) may be used herein to generally describe an overvoltage event. In general, a VSD material may have a limited ability to conduct current or otherwise operate in the presence of high signal voltages, current intensities, and energy or power levels before being damaged, possibly irreversibly damaged. Additionally, a VSD material may also be damaged if an electric signal that is normally within operating specifications persists for too long (e.g., the VSD material may heat up while conducting such signals and eventually break down). For example, a VSD material may be able to function normally when exposed to an input signal with a voltage level of 10 KV that lasts less than 100 nanoseconds, but may be damaged if that signal continues to be applied for more than a few milliseconds. The ability of a VSD material to tolerate high levels of voltage, current, power or energy before becoming damaged may depend on various factors, such as the particular composition of the VSD material, the specific characteristics of a corresponding VSD material structure (e.g., a VSD material structure with larger physical dimensions may be able to conduct higher current densities), the corresponding circuit architecture, the presence of other ESD protective components, and the characteristics of the device in which the VSD material is incorporated.


In one embodiment, the VSD material may be embedded in the device as a layer or a structure and configured to shunt at least a portion of an ESD signal safely through the device to a ground or to otherwise conduct at least a portion of an ESD signal to a predefined point. In one embodiment, a protective circuit such as a filter may be incorporated in the device for communicating useful signals and blocking high frequency components of the overvoltage while the VSD material responds to the rise in voltage when an ESD occurs. The filter may also be embedded in the device as a layer, a structure, or a via.


A VSD material in accordance with various embodiments of the present invention is a material that exhibits nonlinear resistance as a function of voltage. While a VSD material exhibits nonlinear resistance, not all materials exhibiting nonlinear resistance are VSD materials. For example, a material for which resistance changes as a function of temperature but does not substantially change as a function of voltage would not be construed as a VSD material for purposes of embodiments of the present invention. In various embodiments, VSD materials also exhibit nonlinear resistance variation as a function of additional operating parameters such as current, energy field density, light or other electromagnetic radiation input, and/or other similar parameters.


The variation of the resistance as a function of voltage of a VSD material in accordance with various embodiments of the present invention includes a transition from a state of high resistance to a state of low resistance. This transition occurs at about a specific voltage value, which may be variously referred to as a “characteristic voltage,” “characteristic voltage level,” “switching voltage,” or “switching voltage level.” The characteristic voltage may differ for various formulations of VSD material, but is relatively stable for a given formulation. The characteristic voltage for a particular formulation may be a function of parameters such as temperature and/or incident electromagnetic energy at various wavelengths including optical, infrared, UV, microwave, and/or the like.


For a given VSD material composition, the characteristic voltage level may be defined as a voltage per unit of length. In this case, the effective voltage that must be applied to a structure of VSD material before the characteristic voltage level is reached (and consequently the VSDM material becomes substantially conductive) may be a function of the thickness of the VSD material disposed between the two points where the voltage is applied (and possibly also a function of the relative shape, geometry, volume, density variation, and other analogous variables relating to the VSD material structure). In these instances, a characteristic voltage level may be defined in terms of Volts per mil (V/mil) or Volts per millimeter (V/mm).


Conversely, for a structure of VSD material with a known distance between two points where a voltage is applied (e.g., when the thickness of a VSD material layer is known and a voltage is applied across the thickness of the layer), the characteristic voltage may be defined as an absolute voltage (e.g., the switching for voltage for this VSD material structure may be specified as a specific value in Volts).


Consequently, the characteristic voltage of a VSD material may be defined as a voltage value per unit length or as a specific voltage value, depending on whether the VSD material is being considered as a VSD material structure with an undefined physical shape, dimension, or volume, or as a specific structure with known dimensional characteristics. For the sake of simplicity, the descriptions in this patent may refer to characteristic voltages in terms of absolute voltage values in connection with various embodiments, but in each case the corresponding characteristic voltage in terms of Volts per unit length may be obtained through an appropriate conversion by taking into account the dimensional characteristics of the respective VSD material structure.


A VSD material may behave substantially as an insulator since it is substantially not conductive (i.e., substantially insulative) at voltages below the respective characteristic voltage level. This may be referred to as an insulation or insulating state. Voltage below the characteristic voltage level may be referred to as low voltage (at least relative to voltages above the characteristic voltage level). In such operating regimes below the characteristic voltage level, a VSD material provided in embodiments of the current invention may also be construed as having attributes of a semiconductor, similar to semiconductor materials that are suitable to serve as substrates in semiconductor manufacturing processes. A VSD material behaves substantially as an insulator for both positive and negative voltages when the magnitude of the voltage is below the characteristic voltage level.


At voltages higher than its characteristic voltage level, a VSD material in accordance with various embodiments of the present invention behaves substantially as a conductor by having substantially no electric resistance, or relatively low resistance. This may be referred to as a conductive state. Voltage above the characteristic voltage level may be referred to as high voltage. The VSD material is conductive or substantially conductive for both positive and negative voltages when the magnitude of the voltage is above the characteristic voltage level. The characteristic voltage may be either positive or negative.


In an ideal model, the operation of a VSD material provided in various embodiments of the present invention is approximated as having infinite resistance at voltages below the characteristic voltage, and zero resistance at voltages above the characteristic voltage. In normal operating conditions, however, VSD materials typically have high, but finite resistance at voltages below the characteristic voltage, and low, but nonzero resistance at voltages above the characteristic voltage. As an example, for a particular VSD material, the ratio of the resistance at low voltage to the resistance at high voltage may be expected to approach a large value (e.g., in the range of 103, 106, 109, 1012, or higher). In an ideal model, this ratio may be approximated as infinite, or otherwise very high.


The VSD material provided in various embodiments of the present invention exhibits high repeatability (i.e., reversibility) in its operation in both the low voltage regimes and the high voltage regimes. In some embodiments, the VSD material behaves substantially as an insulator or dielectric (i.e., is substantially nonconductive and exhibits a very high or substantially infinite electric resistance) at voltages below the characteristic voltage level. The VSD material then switches to become substantially conductive when operated at voltages above the characteristic voltage level, then becomes again substantially an insulator or dielectric at voltages below the characteristic voltage. The VSD material can continue to alternate between these two operational states an indefinite number of times if the input voltage levels transition between voltages below the characteristic voltage and above the characteristic voltage. While transitioning between these two operational states, a VSD material may experience a certain level of hysteresis, which may alter to a certain extent the characteristic voltage level, the switching response time, or other operational characteristics of the VSD material.


The VSD material provided in various embodiments of the present invention exhibits consistency (i.e., predictable behavior) in its operation in the low and high voltage regimes. In various embodiments, the VSD material responds to various voltages below the characteristic voltage level in substantially similar ways (e.g., the output signals of the VSD material are substantially predictable for a wide range of input signals with voltages below the characteristic voltage level). At low voltages, the VSD material may be expected to be generally bounded within a limited signal envelope. For example, in response to a given input signal, the output signal shape may be expected to stay within a specific voltage response band. Analogously, in various embodiments, the VSD material responds to various voltages above the characteristic voltage level in substantially similar ways. For example, the output signals of the VSD material are substantially predictable for a wide range of input signals with voltages above the characteristic voltage level. Thus, the VSD material may be expected to be generally bounded within a limited signal envelope band (e.g., in terms of signal amplitude, energy, response times, phase, and/or bandwidth).



FIG. 1 illustrates a response of a VSD material to an electrical signal in connection with various embodiments of the present invention. The electrical signal may be the result of an overvoltage event, such as an ESD. FIG. 1 shows a representative response of a VSD material that may be expected to occur in response to an ESD signal. The horizontal axis represents time “t” and the vertical axis represents voltage “V.” The traces are normalized to a single scale in FIG. 1. The trace 130 shows an input voltage signal, such as an ESD signal. The traces 132 and 134 show output signals illustrating an envelope band representing possible responses to similar ESD input signals. A high voltage portion of the ESD signal 130 is clamped (cut off) by the VSD material, which becomes substantially conductive and drives the response voltage towards zero.


The transition between the low voltage regime when the VSD material is substantially insulative and the high voltage regime when the VSD material is substantially conductive in accordance with embodiments of the current invention is substantially predictable and is expected to be generally confined to a limited envelope of signal amplitudes and a limited range of switching times. In an ideal model, the time that it takes a VSD material to transition from a state of substantial insulation to a state of substantial conductance in response to an input step function signal that rises above the characteristic voltage may be approximated as zero. That is, the transition may be approximated as substantially instantaneous. Similarly, in an ideal model, the time that it takes a VSD material to transition from a state of substantial conductance to a state of substantial nonconductance in response to an input step function signal that drops below the characteristic voltage may be approximated as zero. This reverse transition may also be approximated to be substantially instantaneous. Under normal operating conditions, however, both of these transition times for VSD materials are non-zero. In general, such transition times are small, and are preferably as small as possible (e.g., in the range of about 10−6 seconds, 10−9 seconds, 10−12 seconds, or smaller). For further details of the formulations and characteristics of VSD material, please refer to U.S. Pat. No. 7,872,251, issued Jan. 18, 2011, to Kosowsky, et al., and titled “Formulations for Voltage Switchable Dielectric Material Having a Stepped Voltage Response and Methods for Making the Same,” which is hereby incorporated by reference in its entirety.


When in a substantially conductive state, a VSD material in accordance with various embodiments of the present invention provides a shunt for an input electrical signal to ground or to another predetermined point within the respective circuit or device to protect an electronic component. In various embodiments, the predetermined point is a ground, virtual ground, shield, safety ground, and the like. Examples of electronic components that may be operated with and/or protected by VSD materials in accordance with various embodiments of the present invention include (a) circuit element, circuit structure, PCB or other circuit board, electronic device, electronic subsystem, electronic system, (b) any other electric, magnetic, microelectromechanical structure (MEMS) or similar element, structure, component, system and/or device, (c) any other unit that processes or transmits data and operates using electric signals or may be damaged by electric signals, and (d) any combination of the foregoing identified in (a), (b) and/or (c) above.


A VSD material in various embodiments may provide separation between two conductors or components in the form of a gap filled by the VSD material, such that at normal voltages below the characteristic voltage level the conductors are substantially not in electrical communication. At high voltages above the characteristic voltage level, current may pass from one conductor to the other across the gap, through the VSD material.


VSD materials in accordance with various embodiments of the present invention are polymer-based, and may include filled polymers. A filled polymer may include particulate materials such as metals, semiconductors, ceramics, and the like. FIG. 3 is a diagram illustrating a cross section of a VSD material 300 that may be used in accordance with various embodiments of the present invention. VSD material 300 may include a conductive material 310 (e.g., a metal), and/or an insulating and/or semiconducting material 320 (e.g., a polymer). VSD material 300 may include organic and/or inorganic materials. As discussed elsewhere herein, at voltages below the characteristic voltage level VSD material 300 behaves substantially as an insulator. At voltages above the characteristic voltage (sometimes also denoted in connection with ESD protection a trigger voltage, clamp voltage, cut-off voltage, protection voltage, or with other similar terms), VSD material 300 behaves substantially as a conductor. VSD material 300 may be connected to a protection point, such as an electrical ground, to shunt current to ground during high voltage conditions for protection of a component.



FIG. 2 illustrates a circuit 200 incorporating a VSD material 204 for protecting an electronic component 230 in accordance with an embodiment of the present invention. The circuit 200 may be a device or may be incorporated into a device. In various embodiments, the electronic component 230 includes a chip, resistor, inductor, capacitor, diode, transistor, and/or the like that may be sensitive to an overvoltage condition.


The VSD material 204 in the embodiment of FIG. 2 is connected to a conductor 210. The conductor 210 shown in FIG. 2 is part of an electrical path or circuit that transmits a signal 202 to the electronic component 230. A potential incoming overvoltage signal 202′, such as an ESD pulse, may be applied to the signal 202 and coupled to the conductor 210. However, the circuit 200 is configured to use the VSD material 204 to limit transmission of potentially damaging portions of the overvoltage signal 202′ to the electronic component 230. Overvoltage signal 202′ is an electric signal that may exhibit a relatively-high voltage, relatively-high current, or other characteristics that may be damaging to electronic components.


The VSD material 204 of FIG. 2 is illustrated as a device configured to electrically couple a node 208 to a second point 206 when an input voltage exceeds a characteristic voltage level. While FIG. 2 shows the circuit 200 as including a single VSD material 204, it will be readily recognized by those skilled in the art that two or more implementations of VSD material 204 may be utilized (e.g., a second structure of VSD material may be disposed between conductive lead 212 and a ground or other point similar to second point 206). Moreover, various embodiments of VSD material 204 include VSD material configured as a layer of a substrate, a pattern disposed on a substrate, a device, a device embedded in a substrate, a device embedded in a via, a separation material, and the like. In some embodiments, the VSD material 204 is a structure of VSD material that is embedded in a substrate such as a PCB or another circuit board. The VSD material 204 may be a layer of VSD material or a structure of VSD material that is disposed on a surface of a substrate. The VSD material 204 may be configured as a layer of VSD material or a structure of VSD material that is disposed as a layer inside a substrate, or otherwise parallel with the main horizontal plane of the PCB. The VSD material 204 may also comprise a structure of VSD material that is disposed at least partially in a vertical direction or in an oblique direction relative to the general plane of a substrate (e.g., the VSD material may be constructed as a vertical structure crossing two or more layers of a PCB).


The electronic component 230 may be any of various electronic components, including an ESD-sensitive integrated circuit (e.g., implemented in silicon, III-V materials, II-VI materials, and the like). Optionally, the electronic component 230 includes an on-chip ESD protection element 232. The electronic component 230 of FIG. 2 is in electrical communication with conductor 210 via a conductive lead 212. In some cases, electronic component 230 is a surface-mounted chip (e.g., according to Surface Mounted Device, or SMD, standards).


In accordance with an embodiment of the current invention, circuit 200 may include a circuit element 220 for protection of the electronic component 230 from the overvoltage signal 202′. In various embodiments, the circuit element 220 may be, or may include one or more resistors, one or more inductors, one or more capacitors, one or more diodes, one or more transistors, one or more filters (e.g., various combinations of one or more low-pass, band-pass and high-pass filters or filter stages), any other passive or active circuit elements or electronic components, and any combination of the foregoing. The circuit element 220 may comprise a single electronic component or a combination of electronic components, and may be used to provide partial or full ESD protection for the electronic component 230.


In one embodiment, a design for overvoltage protection includes VSD material 204 in electrical communication with circuit element 220 and/or with electronic component 230. In some embodiments, the VSD material 204 is in electrical communication with a side (e.g., lead, port, connector, pin, etc.) of circuit element 220 connected to a conductor 210. The VSD material 204 may be connected to an electrical ground or to other components.


In various embodiments, circuit element 220 includes a voltage or current amplitude and/or frequency filter. For example, the circuit element 220 may be configured as a high pass filter, a low pass filter, or a band pass filter. Circuit element 220 may transmit a first voltage or current (e.g., associated with normal operation of electronic component 230) with no, or substantially no, distortion or attenuation, and may block in whole or in part a second voltage or current associated with abnormal events (e.g., an ESD event). For example, the circuit element 220 may be configured as a low pass filter to transmit the signal 202 at normal or design frequencies. Upon occurrence of an ESD type overvoltage signal 202′ including high frequency components, the circuit element 220 may block in whole or in part the high frequency components of the overvoltage signal 202′. The full or partial blocking of the overvoltage signal 202′ may provide the VSD material 204 sufficient time to respond to the high voltage regime and switch to a conductive state before the electronic component 230 may be damaged.


An impedance of the circuit element 220 may be selected to pass signal 202 at voltages that would not normally damage electronic component 230 (e.g., voltages below 40 volts, below 24 volts, below 12 volts, below 5 volts, and/or below 3 volts, depending upon the chip specifications). The impedance of the circuit element 220 may be further selected to block overvoltage signal 202′ at high and/or potentially damaging voltages (e.g., above 100 volts, above 1000 volts, above 10 kV and the like) depending upon the chip specifications and/or frequency components of the overvoltage signal 202′.


In accordance with various embodiments of the present invention, the VSD material 204, circuit element 220, and component 230 of FIG. 2 are incorporated within an electronic device. For example, the electrical component 230 protected by a structure of VSD material 204 may be a semiconductor chip or another integrated circuit (IC) (e.g., a microprocessor, controller, memory chip, RF circuit, baseband processor, etc.), light emitting diode (LED), MEMS chip or structure, or any other component or circuit element that is disposed inside an electronic device. Examples of such electronic devices that may include components protected against ESD events or other electrical input signals in accordance with embodiments of the present invention include mobile phones, electronic tablets, electronic readers, mobile computers (e.g., a laptop), desktop computers, server computers (e.g., servers, blades, multi-processor supercomputers), television sets, music players (e.g., a portable MP3 music player), personal health management devices (e.g., a pulse monitor, a cardiac monitor, a distance monitor, a temperature monitor, or any other sensor device with applications in health management), light emitting diodes (LEDs) and devices comprising LEDs, and any other consumer and/or industrial devices that process or otherwise store data using electrical or electromechanical signals. Other examples include satellites, military equipment, aviation instruments, and marine equipment.


The overvoltage signal 202′ may arrive via a predetermined electrical path in the device (e.g., on a signal line in an electrical circuit, through a conductive line in a PCB), or may arrive via an unintended path (e.g., arcing through the air from a data port that is accessible from outside the device, along an unintended conductive or partially conductive path from the external cover of a mobile phone).


The VSD material 204 of FIG. 2 is disposed between the node 208 and the second point 206. In various embodiments, one or both of the node 208 and the second point 206 is internal to a substrate (e.g., embedded in a layer of a PCB), on a surface of a substrate (e.g., on a conductive line on a surface of a PCB), or external to the substrate (e.g., on a connector or pin connected to a PCB).


In one embodiment, the VSD material 204 and the circuit element 220 are incorporated in a connector that connects to a device to be protected against overvoltage events and the electronic component 230 is incorporated in the device. Examples of such connectors include a power connector, a USB connector, an Ethernet cable connector, an HDMI connector, or any other connector that facilitates serial, parallel or other types of data, signal or power transmission. In one embodiment, the VSD material 204 is incorporated in a connector that connects to a device to be protected against overvoltage events and the circuit element 220 and the electronic component 230 are incorporated in the device. In such embodiments, a structure of VSD material and a circuit element such as those illustrated in the embodiment of FIG. 2 can be built directly in a cable to be connected to a device, and can provide ESD or other overvoltage signal protection to the respective device once the cable is connected. Such embodiments can be used to enhance the value of connectors and/or decrease the probability of ESD damage experienced by devices.


The node 208 is included in a path along which a potentially damaging electrical signal may travel, such as the overvoltage signal 202′. As shown in FIG. 2, the circuit element 220 and the VSD material 204 are directly connected to the node 208. In some embodiments, additional components may be disposed between the node 208 and the VSD material 204, and/or between the node 208 and the circuit element 220.


In various embodiments, the second point 206 is a ground, virtual ground, a shield, a safety ground, a package shell, a conductive line, a direct or indirect connection to a component, a point along any other electrical path, or any combination of the foregoing. While the second point 206 is shown in FIG. 2 as directly connected to a ground, the second point 206 may be virtually any predetermined net, potential or other reference or point within the device to which the overvoltage signal 202′ may be directed in whole or in part or from which an electrical signal may be received.


In some embodiments, the VSD material provides partial overvoltage protection to the component 230. Upon occurrence of an overvoltage signal 202′, such as an ESD pulse, the VSD material 204 switches to a substantially conductive state. Upon becoming substantially conductive, the VSD material 204 is configured to shunt at least a first portion of the overvoltage signal 202′ to the second point 206, thus, attenuating the overvoltage signal 202′ at the node 208. In this configuration, an attenuated second portion of overvoltage signal 202′ may reach the electrical component 230 rather than the full overvoltage signal 202′. By redirecting at least a portion of the overvoltage signal 202′ to the second point 206, and transmitting the attenuated portion of the overvoltage signal 202′ to the component 230, the VSD material 204 prevents the redirected portion of the overvoltage signal 202′ from reaching the component 230, thus, providing at least partial overvoltage protection to the component 230.


The attenuated portion of the overvoltage signal 202′ may be further attenuated by the circuit element 220. The attenuated portion of overvoltage signal 202′ at node 208 may be further attenuated using the circuit element 220 before reaching the component 230, in which case the component 230 receives a smaller portion of the overvoltage signal 202′ than is present at the node 208.


In some embodiments, the attenuated portion of the overvoltage signal 202′ that is transmitted to the component 230 experiences a voltage drop across the circuit element 220. By controlling this voltage drop (e.g., through appropriate design specifications produced in accordance with protector characteristics developed as discussed below in connection with the embodiment of FIG. 3), the voltage and current received at the component 230 may be decreased to non-damaging or otherwise predetermined levels.


Alternatively, in one embodiment, the entire overvoltage signal 202′, or substantially the entire overvoltage signal 202′, is transmitted by the VSD material 204 to the second point 206. In this case, no current or voltage, or substantially no current or voltage, of the overvoltage signal 202′ is routed from the node 208 to the component 230.


In one embodiment, the clamping voltage of the VSD material 204 (i.e., the voltage that may be measured at the node 208 when the VSD material has become substantially conductive) is higher than the maximum voltage that could be safely tolerated by the component 230. Consequently, in this embodiment, an impedance of circuit element 220 may be configured for further attenuation of the current and/or voltage experienced at the lead 212 to a decreased level that can be more safely tolerated by the component 230.


In general, various embodiments of the invention may provide protector characteristics that can be implemented to produce a circuit element 220 having a transfer function that attenuates or suppresses any or all of the signal characteristics of various components of the overvoltage signal 202′ present at the node 208 that could damage the component 230. Examples of signal characteristics of overvoltage signals or of other electrical signals that can be attenuated or suppressed by a circuit element in accordance with embodiments of the current invention include voltage, current, frequency and/or bandwidth (e.g., an expected frequency spectrum), time value, and/or pulse shape.


The circuit element 220 may be configured to temporarily block the overvoltage signal 202′ while the VSD material 204 switches to the conductive state. In some embodiments, the overvoltage signal 202′ includes a pulse, such as an ESD pulse, having a leading edge that rises rapidly. While the VSD material 204 may be configured to switch fast, the response time of VSD materials is generally subject to a nonzero time delay. The leading edge of some ESD pulses may rise faster than the response time of the VSD material 204 in the circuit 200. Thus, the voltage at the node 208 can momentarily exceed the damage threshold of the electronic component 230. The circuit element 220 may include elements, such as a low pass filter, configured to block high frequency components such as may characterize fast rising pulses. In various embodiments, the circuit element 220 blocks the rising pulse when it is at a voltage level that is less than the characteristic voltage of the VSD material 204. That is, to provide the electronic component 230 with additional protection, the circuit element 220 may be configured to block the overvoltage event before the VSD material 204 begins switching. Thus, the circuit element 220 can block one or more characteristics or components of the overvoltage signal 202′ (e.g., the rising edge of a pulse in the overvoltage signal 202′) during the time it takes for the VSD material 204 to switch from the insulation state to the conductive state.


In various embodiments, the predetermined point to which a VSD material reroutes at least part of the input electrical signal may be a ground or may be the input to one or more other electronic components, different from the electronic component being protected. In the embodiment of FIG. 2, the point to which the VSD material 204 reroutes at least a portion of the overvoltage signal 202′ is the second point 206, which is illustrated as connected directly to ground.


In various embodiments, a structure of VSD material 204 is embedded in a substrate. When it becomes substantially conductive, the VSD material 204 provides an electrical path through the substrate to the second point 206. An embedded structure of VSD material in accordance with various embodiments of the present invention provides numerous advantages over traditional discrete components that may have been used in the prior art as part of ESD protection circuits. Examples of traditional discrete ESD components that may have been used in the prior art as part of ESD protection circuits include capacitors, resistors, inductors, diodes, discrete components (including, possibly, discrete components manufactured with voltage switched dielectric materials, but where such discrete components were not in any event embedded in any substrate or in any other component or portion of a device such as a PCB), and combinations of the foregoing.


Embedding a structure of VSD material, such as VSD material 204, in a substrate in accordance with various embodiments of the present invention provides various advantages. Some of those advantages include the following: (a) The embedded VSD material structures may be prebuilt into a substrate, such as a PCB, at a time when the substrate is manufactured, thus, avoiding a need to add discrete ESD components at a later time. (b) Design of the ESD protection can be performed at a higher level (e.g., at a system level or PCB level), so that ESD protection can be optimized across multiple components or across an entire system or subsystem. In contrast, using discrete ESD components often leads to no optimization beyond the specific component or components being protected. (c) The cost of using discrete ESD components may be avoided or substantially decreased by using embedded structures of VSD material that are prebuilt into the substrate.


In various embodiments of the present invention, various combinations of VSD material 204, the circuit element 220, and the electronic component 230 may be embedded in a single substrate or in a plurality of substrates that are in electrical communication with each other. In some embodiments, VSD material 204 and/or circuit element 220 are embedded in a printed circuit board (e.g., fabricated as layers in a PCB stackup). In some embodiments, circuit element 220 includes a via. Optionally, the circuit element 220 is implemented in a via, and that via may be filled with a material having appropriate properties. For example, a via filled with a resistive paste (e.g., silver paste) may have a desired resistance (e.g., a higher resistance than a plated via, but a low enough resistance to conduct a desired current). In some cases, the filled via (operating as circuit element 220 and/or lead 212) connects a VSD material embedded in a layer to a component (e.g., a chip) disposed on another layer or otherwise attached to the substrate.



FIG. 4 is a block diagram in partial cross section illustrating an exemplary stackup 400 in accordance with an embodiment of the present invention. Only a portion of the stackup 400 is illustrated in FIG. 4. The stackup 400 of FIG. 4 includes a substrate 402, a conductor 420, and a VSD material 410. The substrate 402 may be representative of a printed circuit board, a layer thereof, a package, a chassis, an enclosure, and/or other assembly. The VSD material 410 may be included in a structure of VSD material (e.g., the VSD material 204). In various embodiments, the VSD material 410 is disposed as a layer, line, via, pattern, and/or other shape. The VSD material 410 may generally be connected to the conductor 420. The conductor 420 may be connected to any of a ground, virtual ground, shell, shield, safety ground, chassis, package, case, and the like.


The stackup 400 of FIG. 4 further includes the conductor 210, the circuit element 220 and the lead 212 of FIG. 2. The conductor 210, the circuit element 220 and the lead 212 of FIG. 4 are disposed on the VSD material 410. The lead 212 connected to circuit element 220 may be connected to a component such as component 230 (not shown in FIG. 4). The circuit element 220 is represented in FIG. 4 as a block, however in various embodiments, the circuit element 220 includes any of discrete components, integrated circuits, filters, active devices, passive devices, socket devices, surface mount devices and the like. The conductor 210 and lead 212 are represented in FIG. 4 as blocks, however in various embodiments, the conductor 210 and/or lead 212 include any of connectors, edge connectors, pads, traces, sockets, leads, solder points, pins, test points, wires, etched pattern, screened patterns, and the like.


The VSD material 410 may separate a conductor, such as the conductor 210 and/or lead 212, from the (grounded) conductor 420 such that current passes from the lead to the conductor 420 during an overvoltage condition (such as an ESD event) via the VSD material 410. The VSD material 410 separation may form a gap 450 between the conductor 210 and the conductor 420. The gap 450 may extend to separate the circuit element 220 and the conductor 420, and/or the lead 212 and the conductor 420, which separation is not visible in this view. The VSD material 410 may pass current across the gap 450 during the overvoltage condition. Additional PCB components (e.g., additional layers of pre-impregnated composite fibers, or prepreg) may be added above, below, and/or around the stackup 400 to embed the stackup 400.



FIG. 5 is a block diagram showing a cross section illustration of an embedded protector element 540 in a segment of a stackup 500, in accordance with an embodiment of the present invention. The stackup 500 differs from the stackup 400, inter alia, in that the stackup 500 includes vias. Stackup 500 of FIG. 5 includes an insulating substrate 502 and a layer of VSD material 510. Conductors 520, 522, and 524 (e.g., conductive pads) are disposed on a surface of the substrate 502. Conductors 526 and 528 (e.g., conductive pads) are disposed on a surface of the VSD material 510. More or fewer conductive pads may be disposed on the surface of the PCB substrate 502 and/or VSD material 510.


Vias are configured to connect various conductive pads of FIG. 5. Conductive via 530 electrically couples the conductors 520 and 526 and conductive via 532 electrically couples conductors 522 and 528. Vias 530 and 532 may be “regular” vias configured to conduct current with minimal resistance. Alternatively, via 530 comprises a vertical structure of VSD material that is disposed in a vertical direction relative to the general plane of the substrate 502 (crossing two or more layers of a PCB) and configured to provide protection for components in circuit of stackup 500.


In some embodiments, the protectors form a via or are disposed within a via. Protectors may be disposed within substrate 502. The protector 540 illustrated in FIG. 5 is disposed within (e.g., may be a part of) a via. In some embodiments, the protector 540 is configured as a resistor in the form of a via filled with a material having a desired resistance (e.g., a resistance greater than the high conductivity metal typically used to fill vias, but low enough that some current may pass). In some cases, a via includes a filled polymer (e.g., a paste) having insulating and conducting phases). In another example, a via may be filled with silver paste. In some embodiments, the via 540 includes the circuit element 220 of FIG. 2.


Under normal conditions (i.e., input voltage signals are below a characteristic voltage level), an input signal is electrically coupled to a chip or electronic component (e.g., electronic component 230). Under such normal conditions, the input signal 504 of FIG. 5 follows a path including conductor 522, the via 532, conductor 528, protector 540, conductor 524, the lead 512 to the chip.


Under overvoltage conditions (e.g., an ESD event where the input signal exceeds a characteristic voltage level), the input signal may be coupled to a protective point such as 506. A gap 514 may be disposed between adjacent pads 526 and 528. The VSD material 510 that is configured to couple current across the gap 514 during overvoltage conditions may span the gap 514. Characteristics of the VSD material 510 may be determined such that when an overvoltage signal occurs at input signal 504, the overvoltage at conductor 528 is conducted through the portion of VSD material 510 spanning the gap 514 to conductor 526. Thus, an overvoltage on the input signal 504 is shunted through a path including conductor 522, the via 532, conductor 528, (a portion of) VSD material 510, conductor 526, the via 530, and conductor 520 to the protective point 506. As discussed above, the protector 540 may provide additional overvoltage protection for the chip. For example, a low pass filter disposed in the protector/via 540 may provide a blocking high frequency component when presented with a rapid rise in voltage while the portion of the VSD material in the gap between conductor 528 and conductor 526 switches to the conductive state. In various embodiments, the protective point 506 is a ground, virtual ground, a shield, a safety ground, a package shell, a conductive line, a direct or indirect connection to a component, a point along any other electrical path, or any combination of the foregoing.



FIG. 6 is a block diagram showing a cross section illustration of multiple embedded protector elements 540 and 542 in a segment of a stackup 600 in accordance with an embodiment of the present invention. FIG. 6 differs from FIG. 5 in that two protectors 540 and 542 (e.g., resistors) are disposed in series. Thus, VSD material 510 may be connected to both legs of a protector (e.g., a lead going to signal and a lead going to the chip being protected). While two protector elements 540 and 542 are illustrated in FIG. 6, more protector elements may be disposed in the stackup 500.



FIG. 7 is a block diagram showing a cross section illustration of VSD material, connectors, and vias that are embedded in multiple layers of dielectric material of a stackup 700 in accordance with an embodiment of the present invention. The stackup 700 of FIG. 7 includes a VSD material layer 710 and a via 732 embedded between a PCB layer 704 and 706. Additional PCB layers 702 and 708 illustrated in FIG. 7 are configured to embed layers 704 and 706 and conductors 720, 722, and 724.


As in FIGS. 5 and 6, the input signal 504 of FIG. 7 is coupled to an electronic component, such as a chip (e.g., component 230) under low voltage conditions. For example, the input signal 504 may be coupled through a path including conductor 522, the via 732, conductor 722, the embedded via 734, embedded conductor 724, protector 540, conductor 524, and lead 512 to the chip.


Similar to FIGS. 5 and 6, under overvoltage conditions such as an ESD event, the input signal may be conducted across a gap 714 between the conductor 722 and conductor 720. Thus, an overvoltage on the input signal 504 is shunted through a path including conductor 522, via 732, conductor 722, VSD material 710 (at the gap 714), conductor 720, via 730, conductor 520 to the protective point 506. In some embodiments, the via 730 comprises a vertical structure of VSD material that is disposed in a vertical direction relative to the general plane of the substrate 702 and 704 (crossing two or more layers of a PCB) and configured to provide protection for components in the circuit of stackup 700. As discussed above, the protector 540 may provide additional overvoltage protection for the chip by blocking the overvoltage at the signal input 504 while the VSD material 710 switches to the conductive state at the gap 714.


Some embodiments include a computer readable storage medium coupled to a processor and memory. Executable instructions stored on the computer readable storage medium may be executed by the processor to perform various methods described herein. Sensors and actuators may be coupled to the processor, providing input and receiving instructions associated with various methods.


Some embodiments include sensors to sense various parameters (e.g., current, voltage, power, distance, resistance, resistivity, inductance, capacitance, thickness, strain, temperature, stress, viscosity, concentration, depth, length, width, switching voltage and/or voltage density (between insulating and conducting), trigger voltage, clamp voltage, off-state current passage, dielectric constant, time, date, and other characteristics). Various apparatuses may monitor various sensors, and systems may be actuated by automated controls (solenoid, pneumatic, piezoelectric, and the like). Certain instructions provide for closed-loop control of various parameters via coupled sensors providing input and coupled actuators receiving instructions to adjust parameters.


Various embodiments of the present invention include devices for which overvoltage protection may be provided, such as telephones (e.g., cell phones and smart phones), USB-devices (e.g., a USB-storage device), personal digital assistants, laptop computers, netbook computers, tablet PC computers and/or the like.


Some of the embodiments described in this patent may be presented in terms of algorithms and symbolic representations of operations on data bits within a computer memory. In general, an algorithm represents a sequence of steps leading to a desired result. Such steps generally require physical manipulations of physical quantities. Usually, though not necessarily, these quantities take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared, and otherwise manipulated using appropriate electronic devices. Such signals may be denoted as bits, values, elements, symbols, characters, terms, numbers, or using other similar terminology.


When used in connection with the manipulation of electronic data, terms such as processing, computing, calculating, determining, displaying, or the like, refer to the action and processes of a computer system or other electronic system that manipulates and transforms data represented as physical (electronic) quantities within the system's registers and memories into other data similarly represented as physical quantities within the memories or registers of that system of or other information storage, transmission or display devices.


Various embodiments of the present invention may be implemented using an apparatus or machine that executes programming instructions. Such an apparatus or machine may be specially constructed for the required purposes, or may comprise a general purpose computer selectively activated or reconfigured by a software application.


Algorithms, methods and processes discussed in connection with various embodiments of the present invention are not inherently related to any particular computer or other apparatus. Various general purpose systems may be used with programs in accordance with the teachings herein, or it may prove convenient to construct more specialized apparatus to perform the required method steps. In addition, embodiments of the present invention are not described with reference to any particular programming language, data transmission protocol, or data storage protocol. Instead, a variety of programming languages, transmission or storage protocols may be used to implement various embodiments of the invention.


As used in this patent, a set means any group of one, two or more items. Analogously, a subset means, with respect to a set of N items, any group of such items consisting of N−1 or less of the respective items.


As used in this patent, the terms “include,” “including,” “for example,” “exemplary,” “e.g.,” and variations thereof, are not intended to be terms of limitation, but rather are intended to be followed by the words “without limitation” or by words with a similar meaning. Definitions in this specification, and all headers, titles and subtitles, are intended to be descriptive and illustrative with the goal of facilitating comprehension, but are not intended to be limiting with respect to the scope of the inventions as recited in the claims. Each such definition is intended to also capture additional equivalent items, technologies or terms that would be known or would become known to a person of average skill in this art as equivalent or otherwise interchangeable with the respective item, technology or term so defined. Unless otherwise required by the context, the verb “may” indicates a possibility that the respective action, step or implementation may be performed or achieved, but is not intended to establish a requirement that such action, step or implementation must be performed or must occur, or that the respective action, step or implementation must be performed or achieved in the exact manner described.


The above description is illustrative and not restrictive. This patent describes in detail various embodiments and implementations of the present invention, and the present invention is open to additional embodiments and implementations, further modifications, and alternative constructions. There is no intention in this patent to limit the invention to the particular embodiments and implementations disclosed; on the contrary, the patent is intended to cover all modifications, equivalents and alternative embodiments and implementations that fall within the scope of the claims. The scope of the invention should, therefore, be determined not with reference to the above description, but instead should be determined with reference to the appended claims along with their full scope of equivalents.

Claims
  • 1. A circuit for protecting an electronic component of an electronic device against an overvoltage signal, the circuit comprising: a voltage switchable dielectric (VSD) material embedded in a substrate, the VSD material disposed between a first point located along an expected electrostatic discharge (ESD) signal path and a second point located within the device, the VSD material having a characteristic voltage level; a circuit element disposed between the first point and the electronic component, the circuit element comprises a filter and the filter is disposed in a vial; and a first conductor pad and a second conductor pad separated by a gap, wherein the first and second conductor pads are disposed on a surface of the VSD material, wherein the VSD material is configured to transmit to the second point a first portion of the overvoltage signal present at the first point when a voltage of the overvoltage signal exceeds the characteristic voltage level, and wherein the circuit element is configured to transmit a second portion of the overvoltage signal to the electronic component while modifying at least one signal characteristic of the second portion of the ESD signal, and wherein the VSD material is configured to couple current across the gap from the first conductor pad to the second conductor pad when a voltage of the overvoltage signal exceeds the characteristic voltage level.
  • 2. The circuit of claim 1, wherein the second point located within the device is a ground or is in electrical communication to a ground signal level.
  • 3. The circuit of claim 1, wherein the second point located within the device is electrically coupled to an electronic component other than the component that receives the second portion of the overvoltage signal from the circuit element.
  • 4. The circuit of claim 1, wherein the substrate is a PCB and the VSD material is at least a part of a layer of the PCB.
  • 5. The circuit of claim 4, wherein the layer of the PCB including the VSD material is inside the PCB or is at a surface of the PCB.
  • 6. The circuit of claim 1, wherein the filter is a low-pass filter, a band-pass filter, or a high-pass filter.
  • 7. The circuit of claim 1, wherein the circuit element is embedded in the substrate.
  • 8. The circuit of claim 1, wherein the VSD material is further configured to protect the circuit element against the overvoltage signal.
  • 9. The circuit of claim 1, wherein the circuit is incorporated in a connector.
  • 10. The circuit of claim 1, wherein the substrate and the circuit element are part of a connector, and the component is part of a device to which the connector is attached.
  • 11. The circuit of claim 1, wherein the device is a mobile phone, electronic tablet, electronic reader, mobile computer, desktop computer, server computer, television set, music player, personal health management device, or another consumer electronic device that processes or stores data using electrical or electromechanical signals.
  • 12. The circuit of claim 1, wherein the at least one signal characteristic that the circuit element is configured to modify includes any of a voltage value, a current intensity value, a power value, a frequency value, a bandwidth value, and a propagation delay value.
  • 13. An electronic device comprising: a substrate; a component disposed on the substrate; a voltage switchable dielectric material (VSD material) embedded in the substrate; a circuit element electrically connected to the VSD material and to the component, the circuit element separating the VSD material and the component, the circuit element comprises a filter and the filter is disposed in a via; and a first conductor pad and a second conductor pad separated by a gap, wherein the first and second conductor pads are disposed on a surface of the VSD material, and wherein the VSD material is configured to become substantially conductive when an input signal reaching the circuit element exceeds a characteristic voltage level of the VSD material, the VSD material thereby preventing at least a portion of the input signal from propagating to the component through the circuit element, and wherein the VSD material is configured to couple current across the gap from the first conductor pad to the second conductor pad when a voltage of the overvoltage signal exceeds the characteristic voltage level.
  • 14. The electronic device of claim 13, wherein the substrate is a PCB and the VSD material comprises at least a portion of a layer of the PCB.
  • 15. The electronic device of claim 13, wherein the circuit element is embedded within the substrate.
  • 16. The electronic device of claim 13, wherein the device is a mobile phone, electronic tablet, electronic reader, mobile computer, desktop computer, server computer, television set, music player, personal health management device, or another consumer electronic device that processes or stores data using electrical or electromechanical signals.
  • 17. The electronic device of claim 13, wherein the circuit element is configured to transmit a portion of input signal to the electronic component while modifying at least one signal characteristic of the transmitted portion of the input signal.
  • 18. The electronic device of claim 13, wherein the component includes any of a chip, an integrated circuit, a semiconductor, a resistor, an inductor, a capacitor, and a diode.
CROSS REFERENCE TO RELATED APPLICATIONS

This application claims the priority benefit of U.S. provisional application No. 61/328,965, filed Apr. 28, 2010, and titled “Embedded Protection Against Spurious Electrical Events;” and is a continuation-in-part and claims the priority benefit of U.S. patent application Ser. No. 13/035,791, filed Feb. 25, 2011, and titled “Electric Discharge Protection for Surface Mounted and Embedded Components,” which claims the priority benefit of U.S. provisional application No. 61/308,825, filed Feb. 26, 2010, and titled “Protecting Embedded Components.” The above referenced applications are hereby incorporated by reference in their entirety.

US Referenced Citations (254)
Number Name Date Kind
3347724 Schneble, Jr. et al. Oct 1967 A
3685026 Wakabayashi et al. Aug 1972 A
3685028 Wakabayashi et al. Aug 1972 A
3723635 Smith Mar 1973 A
3808576 Castonguay et al. Apr 1974 A
3926916 Mastrangelo Dec 1975 A
3977957 Kosowsky et al. Aug 1976 A
4113899 Henry et al. Sep 1978 A
4133735 Afromowitz et al. Jan 1979 A
4252692 Taylor et al. Feb 1981 A
4269672 Inoue May 1981 A
4331948 Malinaric et al. May 1982 A
4359414 Mastrangelo Nov 1982 A
4405432 Kosowsky Sep 1983 A
4439809 Weight et al. Mar 1984 A
4506285 Einzinger et al. Mar 1985 A
4591411 Reimann May 1986 A
4642160 Burgess Feb 1987 A
4702860 Kinderov et al. Oct 1987 A
4714952 Takekawa et al. Dec 1987 A
4726877 Fryd et al. Feb 1988 A
4726991 Hyatt et al. Feb 1988 A
4799128 Chen Jan 1989 A
4888574 Rice et al. Dec 1989 A
4892776 Rice Jan 1990 A
4918033 Bartha et al. Apr 1990 A
4928199 Diaz et al. May 1990 A
4935584 Boggs Jun 1990 A
4977357 Shrier Dec 1990 A
4992333 Hyatt Feb 1991 A
4996945 Dix, Jr. Mar 1991 A
5068634 Shrier Nov 1991 A
5092032 Murakami Mar 1992 A
5095626 Kitamura et al. Mar 1992 A
5099380 Childers et al. Mar 1992 A
5142263 Childers et al. Aug 1992 A
5148355 Lowe et al. Sep 1992 A
5167778 Kaneko et al. Dec 1992 A
5183698 Stephenson et al. Feb 1993 A
5189387 Childers et al. Feb 1993 A
5246388 Collins et al. Sep 1993 A
5248517 Shrier et al. Sep 1993 A
5252195 Kobayashi et al. Oct 1993 A
5260848 Childers Nov 1993 A
5262754 Collins Nov 1993 A
5278535 Xu et al. Jan 1994 A
5282312 DiStefano et al. Feb 1994 A
5294374 Martinez et al. Mar 1994 A
5295297 Kitamura et al. Mar 1994 A
5300208 Angelopoulos et al. Apr 1994 A
5317801 Tanaka et al. Jun 1994 A
5319328 Turunen Jun 1994 A
5340641 Xu Aug 1994 A
5347258 Howard et al. Sep 1994 A
5354712 Ho et al. Oct 1994 A
5367764 DiStefano et al. Nov 1994 A
5378858 Bruckner et al. Jan 1995 A
5380679 Kano Jan 1995 A
5393597 Childers et al. Feb 1995 A
5403208 Felcman et al. Apr 1995 A
5404637 Kawakami Apr 1995 A
5413694 Dixon et al. May 1995 A
5416662 Kurasawa et al. May 1995 A
5440075 Kawakita et al. Aug 1995 A
5444593 Allina Aug 1995 A
5476471 Shifrin et al. Dec 1995 A
5481795 Hatakeyama et al. Jan 1996 A
5483407 Anastasio et al. Jan 1996 A
5487218 Bhatt et al. Jan 1996 A
5493146 Pramanik et al. Feb 1996 A
5501350 Yoshida et al. Mar 1996 A
5502889 Casson et al. Apr 1996 A
5510629 Karpovich et al. Apr 1996 A
5550400 Takagi et al. Aug 1996 A
5557136 Gordon et al. Sep 1996 A
5654564 Mohsen Aug 1997 A
5669381 Hyatt Sep 1997 A
5685070 Alpaugh et al. Nov 1997 A
5708298 Masayuki et al. Jan 1998 A
5714794 Tsuyama et al. Feb 1998 A
5734188 Murata et al. Mar 1998 A
5744759 Ameen et al. Apr 1998 A
5781395 Hyatt Jul 1998 A
5802714 Kobayashi et al. Sep 1998 A
5807509 Shrier et al. Sep 1998 A
5808351 Nathan et al. Sep 1998 A
5834160 Ferry et al. Nov 1998 A
5834824 Shepherd et al. Nov 1998 A
5834893 Bulovic et al. Nov 1998 A
5848467 Khandros et al. Dec 1998 A
5856910 Yurchenco et al. Jan 1999 A
5865934 Yamamoto et al. Feb 1999 A
5869869 Hively Feb 1999 A
5874902 Heinrich et al. Feb 1999 A
5906042 Lan et al. May 1999 A
5910685 Watanabe et al. Jun 1999 A
5926951 Khandros et al. Jul 1999 A
5940683 Holm et al. Aug 1999 A
5946555 Crumly et al. Aug 1999 A
5955762 Hively Sep 1999 A
5956612 Elliott et al. Sep 1999 A
5962815 Lan et al. Oct 1999 A
5970321 Hively Oct 1999 A
5972192 Dubin et al. Oct 1999 A
5977489 Crotzer et al. Nov 1999 A
6013358 Winnett et al. Jan 2000 A
6023028 Neuhalfen Feb 2000 A
6064094 Intrater et al. May 2000 A
6108184 Minervini et al. Aug 2000 A
6114672 Iwasaki Sep 2000 A
6130459 Intrater Oct 2000 A
6160695 Winnett et al. Dec 2000 A
6172590 Shrier et al. Jan 2001 B1
6184280 Shituba Feb 2001 B1
6191928 Rector et al. Feb 2001 B1
6198392 Hahn et al. Mar 2001 B1
6211554 Whitney et al. Apr 2001 B1
6239687 Shrier et al. May 2001 B1
6251513 Rector et al. Jun 2001 B1
6310752 Shrier et al. Oct 2001 B1
6316734 Yang Nov 2001 B1
6340789 Petritsch et al. Jan 2002 B1
6351011 Whitney et al. Feb 2002 B1
6373719 Behling et al. Apr 2002 B1
6407411 Wojnarowski Jun 2002 B1
6433394 Intrater Aug 2002 B1
6448900 Chen Sep 2002 B1
6455916 Robinson Sep 2002 B1
6468593 Iazawa Oct 2002 B1
6512458 Kobayashi et al. Jan 2003 B1
6534422 Ichikawa et al. Mar 2003 B1
6542065 Shrier et al. Apr 2003 B2
6549114 Whitney et al. Apr 2003 B2
6570765 Behling et al. May 2003 B2
6593597 Sheu Jul 2003 B2
6621172 Nakayama et al. Sep 2003 B2
6628498 Whitney et al. Sep 2003 B2
6642297 Hyatt et al. Nov 2003 B1
6657532 Shrier et al. Dec 2003 B1
6677183 Sakaguchi et al. Jan 2004 B2
6693508 Whitney et al. Feb 2004 B2
6709944 Durocher et al. Mar 2004 B1
6741217 Toncich et al. May 2004 B2
6797145 Kosowsky Sep 2004 B2
6882051 Majumdar et al. Apr 2005 B2
6903175 Gore et al. Jun 2005 B2
6911676 Yoo Jun 2005 B2
6916872 Yadav et al. Jul 2005 B2
6981319 Shrier Jan 2006 B2
7034652 Whitney et al. Apr 2006 B2
7049926 Shrier et al. May 2006 B2
7053468 Lee May 2006 B2
7064353 Bhat Jun 2006 B2
7067840 Klauk Jun 2006 B2
7132697 Weimer et al. Nov 2006 B2
7132922 Harris et al. Nov 2006 B2
7141184 Chacko et al. Nov 2006 B2
7173288 Lee et al. Feb 2007 B2
7183891 Harris et al. Feb 2007 B2
7202770 Harris et al. Apr 2007 B2
7205613 Fjelstand et al. Apr 2007 B2
7218492 Shrier May 2007 B2
7279724 Collins et al. Oct 2007 B2
7320762 Greuter et al. Jan 2008 B2
7341824 Sexton Mar 2008 B2
7417194 Shrier Aug 2008 B2
7446030 Kosowsky Nov 2008 B2
7488625 Knall Feb 2009 B2
7492504 Chopra et al. Feb 2009 B2
7528467 Lee May 2009 B2
7535462 Spath et al. May 2009 B2
7585434 Morita Sep 2009 B2
7593203 Dudnikov et al. Sep 2009 B2
7609141 Harris et al. Oct 2009 B2
7692270 Subramanyam et al. Apr 2010 B2
7872251 Kosowsky et al. Jan 2011 B2
7923844 Kosowsky Apr 2011 B2
8045312 Shrier Oct 2011 B2
20020004258 Nakayama et al. Jan 2002 A1
20020050912 Shrier et al. May 2002 A1
20020061363 Halas et al. May 2002 A1
20030010960 Greuter et al. Jan 2003 A1
20030025587 Whitney et al. Feb 2003 A1
20030071245 Harris, IV Apr 2003 A1
20030079910 Kosowsky May 2003 A1
20030151029 Hsu Aug 2003 A1
20030218851 Harris et al. Nov 2003 A1
20040000725 Lee Jan 2004 A1
20040062041 Cross et al. Apr 2004 A1
20040063839 Kawate et al. Apr 2004 A1
20040095658 Buretea et al. May 2004 A1
20040154828 Moller et al. Aug 2004 A1
20040160300 Shrier Aug 2004 A1
20040201941 Harris et al. Oct 2004 A1
20040211942 Clark et al. Oct 2004 A1
20040241894 Nagai et al. Dec 2004 A1
20040262583 Lee Dec 2004 A1
20050026334 Knall Feb 2005 A1
20050039949 Kosowsky Feb 2005 A1
20050057867 Harris et al. Mar 2005 A1
20050083163 Shrier Apr 2005 A1
20050106098 Tsang et al. May 2005 A1
20050121653 Chacko Jun 2005 A1
20050175938 Casper et al. Aug 2005 A1
20050184387 Collins et al. Aug 2005 A1
20050218380 Gramespacher et al. Oct 2005 A1
20050255631 Bureau et al. Nov 2005 A1
20050274455 Extrand Dec 2005 A1
20050274956 Bhat Dec 2005 A1
20050275070 Hollingsworth Dec 2005 A1
20060060880 Lee et al. Mar 2006 A1
20060069199 Charati et al. Mar 2006 A1
20060142455 Agarwal Jun 2006 A1
20060152334 Maercklein et al. Jul 2006 A1
20060166474 Vereecken et al. Jul 2006 A1
20060167139 Nelson et al. Jul 2006 A1
20060181826 Dudnikov, Jr. et al. Aug 2006 A1
20060181827 Dudnikov, Jr. et al. Aug 2006 A1
20060193093 Bertin Aug 2006 A1
20060199390 Dudnikov, Jr. et al. Sep 2006 A1
20060211837 Ko et al. Sep 2006 A1
20060214156 Pan et al. Sep 2006 A1
20060234127 Kim Oct 2006 A1
20060291127 Kim et al. Dec 2006 A1
20070114640 Kosowsky May 2007 A1
20070116976 Tan et al. May 2007 A1
20070123625 Dorade et al. May 2007 A1
20070139848 Harris et al. Jun 2007 A1
20070146941 Harris et al. Jun 2007 A1
20070208243 Gabriel et al. Sep 2007 A1
20070241458 Ding et al. Oct 2007 A1
20080045770 Sigmund et al. Feb 2008 A1
20080047930 Blanchet et al. Feb 2008 A1
20080073114 Kosowsky et al. Mar 2008 A1
20080144355 Boeve et al. Jun 2008 A1
20080223603 Kim et al. Sep 2008 A1
20080278873 Leduc et al. Nov 2008 A1
20090044970 Kosowsky Feb 2009 A1
20090309074 Chen et al. Dec 2009 A1
20090310265 Fukuoka et al. Dec 2009 A1
20100038119 Kosowsky Feb 2010 A1
20100038121 Kosowsky Feb 2010 A1
20100040896 Kosowsky Feb 2010 A1
20100044079 Kosowsky Feb 2010 A1
20100044080 Kosowsky Feb 2010 A1
20100047535 Kosowsky et al. Feb 2010 A1
20100187006 Kosowsky et al. Jul 2010 A1
20100243302 Kosowsky et al. Sep 2010 A1
20100270588 Kosowsky et al. Oct 2010 A1
20110061230 Kosowsky Mar 2011 A1
20110062388 Kosowsky et al. Mar 2011 A1
20110089540 Drost et al. Apr 2011 A1
20110211289 Kosowsky et al. Sep 2011 A1
20110317318 Fleming et al. Dec 2011 A1
Foreign Referenced Citations (29)
Number Date Country
663491 Dec 1987 CH
3040784 May 1982 DE
10115333 Jan 2002 DE
102004049053 May 2005 DE
102006047377 Apr 2008 DE
0790758 Aug 1997 EP
0930623 Jul 1999 EP
1003229 May 2000 EP
1245586 Oct 2002 EP
1542240 Jun 2005 EP
1580809 Sep 2005 EP
1990834 Nov 2008 EP
56091464 Jul 1981 JP
63 195275 Aug 1988 JP
2000062076 Feb 2000 JP
WO8906859 Jul 1989 WO
WO9602922 Feb 1996 WO
WO9602924 Feb 1996 WO
WO9726665 Jul 1997 WO
WO9823018 May 1998 WO
WO9924992 May 1999 WO
WO02103085 Dec 2002 WO
WO2005100426 Oct 2005 WO
WO2006130366 Dec 2006 WO
WO2007062170 May 2007 WO
WO2007062171 May 2007 WO
WO2008016858 Feb 2008 WO
WO2008016859 Feb 2008 WO
WO2008153584 Dec 2008 WO
Non-Patent Literature Citations (12)
Entry
Breton et al., “Mechanical properties of multiwall carbon nanotubes/epoxy composites: influence of network morphology,” Carbon Elsevier UK, vol. 42, No. 5-6, pp. 1027-1030 (2004).
Celzard, A., et al., “Conduction Mechanisms in Some Graphite-polymer Composites: The Effect of a Direct-current Electric Field”, Journal of Physics: Condensed Matter, 9 (1997) pp. 2225-2237.
Facchetti, Antonio, “Semiconductors for Organic Transistors”, Materials Today, vol. 10, No. 3, pp. 28-37.
Fullerene Chemistry—Wikipedia, http://en.wikipedia.org/wiki/Fullerene/chemistry, 6 pages, printed Apr. 8, 2010.
Granstrom et al., “Laminated fabrication of polymeric photovoltaic diodes,” Nature, vol. 395, pp. 257-260 (1998).
Guo et al., “Block Copolymer Modified Novolac Epoxy Resin,” Polymer Physics, vol. 41, No. 17, pp. 1994-2003 (2003).
Levinson et al. “The Physics of Metal Oxide Varistors,” J. App. Phys. 46 (3): 1332-1341 (1975).
Modine, F.A. and Hyatt, H.M. “New Varistor Material”, Journal of Applied Physics, 64 (8), Oct. 15, 1988, pp. 4229-4232.
Onoda et al., “Photoinduced Charge Transfer of Conducting Polymer Compositions,” IEICE Trans. Electronics, vol. E81-C(7), pp. 1051-1056 (1998).
Raffaelle et al., “Nanomaterial Development for Polymeric Solar Cells,” IEEE 4th World Conf on Photovoltaic energy Conversion, pp. 186-189 (2006).
Reese, Colin and Bao, Zhenan, “Organic Single-Crystal Field-Effect Transistors”, Materials Today, vol. 10, No. 3, pp. 20-27.
Saunders et al., “Nanoparticle-polymer photovoltaic cells,” Adv. Colloid Int. Sci., vol. 138, No. 1, pp. 1-23 (2007).
Related Publications (1)
Number Date Country
20110211289 A1 Sep 2011 US
Provisional Applications (2)
Number Date Country
61328965 Apr 2010 US
61308825 Feb 2010 US
Continuation in Parts (1)
Number Date Country
Parent 13035791 Feb 2011 US
Child 13096860 US