U.S. patent application Ser. No. 10/324,633, filed Dec. 20, 2002 entitled Instantaneous Clock Recovery Circuit. |
U.S. patent application Ser. No. 09/935,037, filed Aug. 22, 2001 entitled Transmission Line Single Flux Quantum Chip-to-Chip Communication with Flip-Chip Bump Transitions. |
U.S. patent application Ser. No. 09/934,493, filed Aug. 22, 2001 entitled Double Flux Quantum Superconductor Device. |
V. Kaplunenko, V. Borzenets and N. Dubush, T. Van Duzer, “Superconducting single flux quantum 20 Gb/s clock recovery circuit”, Appl. Phys. Lett. 71 (1), Jul. 7, 1997, pp. 128-130. |
K.K. Likharev and V. K. Semenow, RSFQ Logic/Memory Family: A New Josephson-Junction Technology for Sub- Terahertz-Clock-Frequency Digital Systems, IEEE Transactions on Applied Superconductivity, vol. 1., No. 1, Mar. 1991, pp. 3-28. |