1. Field of the Invention
The present invention relates to the field of resistor strings and resistor string matrices.
2. Prior Art
The sources of Integral Non-Linearity (INL) and Differential Non-Linearity (DNL) in an integrated circuit resistor string can be generalized as the random mismatch between two adjacent resistors due to process imperfections, contact resistance, mask tolerances, diffraction effects, etc., and the macro-scale (i.e., greater than the dimensions of an individual resistor) resistivity gradients across the structure. To reduce such errors, techniques are known for laying out the resistor string in a manner to reduce the effect of the process variations. Such a prior art resistor string for reducing INL may be seen in FIG. 1.
Also known is a technique for switching between voltage taps so that charge on the various parasitic capacitances of the array cancel during a tap change, resulting in very low matrix perturbation (see U.S. Pat. No. 6,507,272). This technique is also used with the present invention.
In one aspect of the invention, two nominally identical resistor strings, each of N nominally identical elements and N+1 intermediate nodes (including end-points), such as each with the sequencing of
An example with M=2, N=8 will only have every other node connected, as illustrated in
It will be appreciated by one of ordinary skill in the art that it is not important that interconnected nodes are arranged such that they are equally spaced around the intermediate nodes, such as, by way of example, every 4th intermediate node. It is possible to connect any number of equipotential nodes. Referring to
In the above arrangement, each resistor string is preferably, but not necessarily, arranged in the optimum sequencing of
In
The present invention may also use the switching scheme of U.S. Pat. No. 6,507,272 so that charge on the various parasitic capacitances of the array cancel during a tap change, resulting in very low matrix perturbation. Consider by way of example, FIG. 7. This Figure shows two directly electrically connected (not necessarily physically adjacent) rows of a larger matrix, together with NMOS switches and the row/column decode lines. The only requirement is that the rows alternate in direction from start to end of the resistor chain. Also shown on the diagram on
To select tap point A using n-channel transistors, COL3 and the gate of the ROW(n) select transistor are taken to a high potential, and the gates of all other ROW select transistors and COL lines are left at a low potential. Similarly, to select tap point C, COL4 and the gate of ROW(n+1) select transistor are taken to a high potential, and the gates of all other ROW select transistors and COL lines are left at a low potential.
Now consider what happens to the charges on the parasitic capacitors CROW(n), CROW(n+1) and CBUS when switching from tap A to tap B. Initially, COL3 and the gate of the ROW(n) select transistor are at a high potential. CBUS and CROW(n) are both charged to the potential at tap A, CROW(n+1) is charged to the potential at tap D. To move to tap B, COL3 is dropped to a low potential and COL4 is taken to a high potential. Now, CROW(n) and CBUS must be discharged by one resistive element voltage drop. CROW(n+1) must be charged by one resistive element voltage drop.
Looking at this another way, CROW(n) tries to pull tap B up by one element voltage drop, whereas CROW(n+1) tries to pull tap C down by one element voltage drop. As the resistance between node B and node C is low, relative to the total matrix resistance, the charge difference on CROW(n) and CROW(n+1) cancel with very little perturbation of the matrix node voltages. In that regard, note that the above argument applies to any two electrically adjacent rows. Consequently, while in
As all the rows in the matrix are in left/right pairs (direction of positive potential gradient), this cancellation happens across the entire matrix during a column change. Also, the tap change can be greater that one resistive element, for instance moving from tap A to tap E will also cause cancellation between the charge difference on CROW(n) and CROW(n+1).
When considering a row change, e.g., from tap B to tap C, it can be seen that the potentials on CROW(n) and CROW(n+1) do not change. The potential on CBUS must change by the difference in the potential at tap B and the potential at tap C. This is seen as matrix settling time and does not affect other nodes in the matrix significantly as CBUS will be much smaller than the sum of CROW1+CROW2+ . . . +CROWN.
When changing both row and column, a combination of the above arguments is applicable and charges cancel as described for a change from tap A to tap B. Therefore, when moving from any tap in the matrix to any other tap in the matrix, the charges on parasitic capacitors cancel through a relatively low resistance path, resulting in very low overall perturbation and fast settling of the matrix node voltages.
This new architecture as described above utilizes two back-to-back matrices, preferably each arranged with the sequencing of rows in accordance with FIG. 1. However only one resistor matrix needs to have the switches that provide access to the matrix voltages when it is used, for example in D/A conversion, hence resulting in an “active” string with output switches and an “inactive” string without output switches. This provides good immunity to both linear and non-linear wafer gradients. However, random mismatches between resistive elements also add to INL. Resistor matching could be improved by having large resistors, but for a matrix with resolution similar to 8-bits, having a large unit resistor would result in a very large area. When the area of the resistor matrix grows, wafer gradients become a major source of linearity error. Thus a minima results, because increasing resistor size to decrease random mismatch will increase matrix size, hence increasing INL due to gradient effects. In the present invention, once this minima is reached for a single matrix, by taking 2 such optimum matrices laid out anti-parallel (back-to-back) such that when the two matrices are interconnected as described above, gradients cancel almost 100% for M=1 (the advantage being somewhat reduced for higher values of M).
It is preferable, but not essential, to use the interleaving architecture of
It will be recognized by those with ordinary skill in the art that for M>1, in still another aspect of the invention, resistive elements in the “inactive” string can be combined, possibly to good advantage. For instance, in the example of
While certain preferred embodiments of the present invention have been disclosed herein, such disclosure is only for purposes of understanding the exemplary embodiments and not by way of limitation of the invention. It will be obvious to those skilled in the art that various changes in form and detail may be made in the invention without departing from the spirit and scope of the invention as set out in the full scope of the following claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 1381579 | Minns | Jun 1921 | A |
| 4228418 | Piedmont et al. | Oct 1980 | A |
| 5268558 | Youssef et al. | Dec 1993 | A |
| 5379190 | Hanamura et al. | Jan 1995 | A |
| 5396245 | Rempfer | Mar 1995 | A |
| 5504471 | Lund | Apr 1996 | A |
| 5554986 | Neidorff | Sep 1996 | A |
| 5568146 | Park | Oct 1996 | A |
| 5604501 | McPartland | Feb 1997 | A |
| 5661450 | Davidson | Aug 1997 | A |
| 5703588 | Rivoir et al. | Dec 1997 | A |
| 5969657 | Dempsey et al. | Oct 1999 | A |
| 6008719 | Jolivet | Dec 1999 | A |
| 6127957 | Fattaruso et al. | Oct 2000 | A |
| 6236301 | Langford et al. | May 2001 | B1 |
| 6246352 | Fattaruso et al. | Jun 2001 | B1 |
| 6307495 | Mahant-Shetti et al. | Oct 2001 | B1 |
| 6346901 | Aiura et al. | Feb 2002 | B1 |
| 6507272 | Nicholson et al. | Jan 2003 | B1 |
| 6552519 | Nazarian | Apr 2003 | B1 |
| Number | Date | Country |
|---|---|---|
| 3526461 | Jan 1987 | DE |
| 2039154 | Jul 1980 | GB |
| 2184893 | Jul 1987 | GB |
| Number | Date | Country | |
|---|---|---|---|
| 20040189438 A1 | Sep 2004 | US |