The technology of the disclosure relates generally to generating an envelope tracking (ET) voltage(s) for a power amplifier circuit(s).
Mobile communication devices have become increasingly common in current society for providing wireless communication services. The prevalence of these mobile communication devices is driven in part by the many functions that are now enabled on such devices. Increased processing capabilities in such devices means that mobile communication devices have evolved from being pure communication tools into sophisticated mobile multimedia centers that enable enhanced user experiences.
The redefined user experience requires higher data rates offered by wireless communication technologies, such as fifth generation new radio (5G-NR) and Wi-Fi that typically operates in higher frequency spectrums. To achieve higher data rates with increased robustness in the higher frequency spectrums, the mobile communication devices may employ multiple antennas to enable multiple-input multiple-output (MIMO) and/or beamforming operations. Sophisticated power amplifiers (PAs) may be employed to increase output power of radio frequency (RF) signals (e.g., maintaining sufficient energy per bit) prior to transmitting the RF signals from the multiple antennas. However, the increased number of antennas and PAs can lead to increased power dissipation in the mobile communication devices, thus compromising overall performance and user experiences.
Envelope tracking (ET) is a power management technology designed to improve efficiency levels of the PAs to help reduce power dissipation in the mobile communication devices. As the name suggests, an ET system receives an ET target voltage(s) associated with a time-variant target voltage envelope and generates an ET modulated voltage(s) having a time-variant voltage envelope that keeps track of the time-variant target voltage envelope. Accordingly, the PAs can be configured to amplify the RF signals based on the ET modulated voltage(s). Given that the time-variant target voltage envelope of the ET target voltage(s) may be correlated with time-variant amplitudes of the RF signals, the PAs may operate at improved linearity and efficiency if the ET modulated voltage(s) can closely track the ET target voltage(s) at all times. However, the ET modulate voltage(s) may deviate from the ET target voltage(s) from time to time due to cross over distortion, thus compromising linear performance of the PAs. As such, it may be desirable to dynamically detect and reduce the cross over distortion to help maintain linearity and efficiency in the PAs.
Embodiments of the disclosure relate to an envelope tracking (ET) voltage tracker circuit and related power management circuit. In examples discussed herein, an ET power management circuit includes an amplifier circuit(s) configured to amplify a radio frequency (RF) signal(s) based on an ET modulated voltage provided by an ET voltage tracker circuit(s). The ET voltage tracker circuit(s) includes amplifier circuitry, which operates based on an ET target voltage and a bias current to generate the ET modulated voltage. However, the ET modulated voltage may deviate from the ET target voltage from time to time due to cross over distortions in the ET voltage tracker circuit(s). In this regard, the ET voltage tracker circuit includes a bias modulation circuit to dynamically determine the cross over distortion and adjust the bias current to reduce deviations of the ET modulated voltage. As a result, the ET modulated voltage can track the ET target voltage more closely, thus helping to improve linearity performance and efficiency of the amplifier circuit(s).
In one aspect, an ET voltage tracker circuit is provided. The ET voltage tracker circuit includes amplifier circuitry including a voltage output. The amplifier circuitry is configured to operate based on an ET target voltage and a bias current to generate an ET modulated voltage at the voltage output. The amplifier circuitry is also configured to cause an alternating current to flow through the voltage output. The ET voltage tracker circuit also includes a bias modulation circuit. The bias modulation circuit is configured to determine whether a level of the alternating current is between an upper current threshold and a lower current threshold lower than the upper current threshold. The bias modulation circuit is also configured to increase the bias current in response to the level of the alternating current being between the upper current threshold and the lower current threshold.
In another aspect, an ET power management circuit is provided. The ET power management circuit includes a number of ET voltage tracker circuits. Each of the ET voltage tracker circuits includes amplifier circuitry that includes a voltage output. The amplifier circuitry is configured to operate based on a ET target voltage and a bias current to generate an ET modulated voltage at the voltage output. The amplifier circuitry is also configured to cause an alternating current to flow through the voltage output. Each of the ET voltage tracker circuits also includes a bias modulation circuit. The bias modulation circuit is configured to determine whether a level of the alternating current is between an upper current threshold and a lower current threshold lower than the upper current threshold. The bias modulation circuit is also configured to increase the bias current in response to the level of the alternating current being between the upper current threshold and the lower current threshold.
Those skilled in the art will appreciate the scope of the present disclosure and realize additional aspects thereof after reading the following detailed description of the preferred embodiments in association with the accompanying drawing figures.
The accompanying drawing figures incorporated in and forming a part of this specification illustrate several aspects of the disclosure, and together with the description serve to explain the principles of the disclosure.
The embodiments set forth below represent the necessary information to enable those skilled in the art to practice the embodiments and illustrate the best mode of practicing the embodiments. Upon reading the following description in light of the accompanying drawing figures, those skilled in the art will understand the concepts of the disclosure and will recognize applications of these concepts not particularly addressed herein. It should be understood that these concepts and applications fall within the scope of the disclosure and the accompanying claims.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present disclosure. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element such as a layer, region, or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. Likewise, it will be understood that when an element such as a layer, region, or substrate is referred to as being “over” or extending “over” another element, it can be directly over or extend directly over the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly over” or extending “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer, or region to another element, layer, or region as illustrated in the Figures. It will be understood that these terms and those discussed above are intended to encompass different orientations of the device in addition to the orientation depicted in the Figures.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises,” “comprising,” “includes,” and/or “including” when used herein specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Embodiments of the disclosure relate to an envelope tracking (ET) voltage tracker circuit and related power management circuit. In examples discussed herein, an ET power management circuit includes an amplifier circuit(s) configured to amplify a radio frequency (RF) signal(s) based on an ET modulated voltage provided by an ET voltage tracker circuit(s). The ET voltage tracker circuit(s) includes amplifier circuitry, which operates based on an ET target voltage and a bias current to generate the ET modulated voltage. However, the ET modulated voltage may deviate from the ET target voltage from time to time due to cross over distortions in the ET voltage tracker circuit(s). In this regard, the ET voltage tracker circuit includes a bias modulation circuit to dynamically determine the cross over distortion and adjust the bias current to reduce deviations of the ET modulated voltage. As a result, the ET modulated voltage can track the ET target voltage more closely, thus helping to improve linearity performance and efficiency of the amplifier circuit(s).
Before discussing the ET voltage tracker circuit and related ET power management circuit of the present disclosure, a brief overview of an existing ET power management circuit that may suffer ET modulated voltage deviation as a result of cross over distortion is first provided with reference to
The voltage output 20 is coupled to a tracker output 22 via an offset capacitor 24. In a non-limiting example, the offset capacitor 24 raises the ET modulated voltage VOUT by a predefined offset voltage (Δv) to generate a ET modulated output voltage VCC (VCC=VOUT+Δv) and provides the ET modulated output voltage VCC to the tracker output 22.
The existing ET voltage tracker circuit 12 includes a multilevel charge pump (MCP) 26 configured to generate a direct-current-to-direct-current (DC-DC) voltage VDC-DC and an inductor 28 configured to induce a direct current ICCD based on the DC-DC voltage VDC-DC. The direct current ICCD is provided to the tracker output 22.
The existing ET power management circuit 10 includes an amplifier circuit 30 configured to amplify an RF signal 32 based on the ET modulated output voltage VCC. Given that the amplifier circuit 30 has an inherent load line RLOAD, a load current ICC (ICC=VCC/RLOAD) needs to flow through the amplifier circuit 30 such that the amplifier circuit 30 can amplify the RF signal 32 to a desired power level.
When the RF signal 32 is modulated with a lower modulation bandwidth (e.g., ≤4 MHz), the direct current ICCD induced by the inductor 28 may be sufficient to provide the load current ICC. In this regard, the amplifier circuitry 14 may be required to sink an alternating current ICCA caused by the inductor 28. Accordingly, the alternating current ICCA flows through the voltage output 20 and is sunk by the amplifier circuitry 14.
In contrast, when the RF signal 32 is modulated with a higher modulation bandwidth (e.g., >4 MHz), the direct current ICCD induced by the inductor 28 may be insufficient to provide the load current ICC. In this regard, the amplifier circuitry 14 would need to source the alternating current ICCA to make up the current deficit. Accordingly, the alternating current ICCA flows through the voltage output 20 toward the tracker output 22.
In this regard, the amplifier circuitry 14 may toggle between sourcing the alternating current ICCA and sinking the alternating current ICCA from time to time. Accordingly, the alternating current ICCA will crisscross zero milliamps (0 mA) threshold (hereinafter referred to as “current cross over”) in response to being sourced or sunk by the amplifier circuitry 14. Unfortunately, the current cross over can create cross over distortion that causes the ET modulated voltage VCC to deviate from the ET modulated target voltage VTARGET, as illustrated in
In this regard,
The ET voltage tracker circuit 44 includes amplifier circuitry 50. The amplifier circuitry 50 includes a supply voltage input 52, a target voltage input 54, and a voltage output 56. The amplifier circuitry 50 receives a supply voltage VBATAMP and an ET target voltage VTARGET via the supply voltage input 52 and the target voltage input 54, respectively. Accordingly, the amplifier circuitry 50 generates an ET modulated voltage VOUT at the voltage output 56 based on the supply voltage VBATAMP and in accordance to the ET target voltage VTARGET.
The voltage output 56 is coupled to a tracker output 58 via an offset capacitor 60. In a non-limiting example, the offset capacitor 60 raises the ET modulated voltage VOUT by a predefined offset voltage (Δv) to generate a ET modulated output voltage VCC (VCC=VOUT+Δv) and provides the ET modulated output voltage VCC to the tracker output 58.
The existing ET voltage tracker circuit 44 includes an MCP 62 configured to generate a DC-DC voltage VDC-DC and an inductor 64 configured to induce a direct current ICCD based on the DC-DC voltage VDC-DC. The direct current ICCD is provided to the tracker output 58.
The ET power management circuit 46 includes an amplifier circuit 66 configured to amplify an RF signal 68 based on the ET modulated output voltage VCC. Given that the amplifier circuit 66 has an inherent load line RLOAD, a load current ICC (ICC=VCC/RLOAD) needs to flow through the amplifier circuit 66 such that the amplifier circuit 66 can amplify the RF signal 68 to a desired power level.
When the RF signal 68 is modulated with a lower modulation bandwidth (e.g., ≤4 MHz), the direct current ICCD induced by the inductor 64 may be sufficient to provide the load current ICC. In this regard, the amplifier circuitry 50 may be required to sink an alternating current ICCA caused by the inductor 64. Accordingly, the alternating current ICCA flows through the voltage output 56 and is sunk by the amplifier circuitry 50.
In contrast, when the RF signal 68 is modulated with a higher modulation bandwidth (e.g., >4 MHz), the direct current ICCD induced by the inductor 64 may be insufficient to provide the load current ICC. In this regard, the amplifier circuitry 50 would need to source the alternating current ICCA to make up the current deficit. Accordingly, the alternating current ICCA flows through the voltage output 56 toward the tracker output 58.
The amplifier circuitry 50 is configured to generate a sense current 70 indicative of a level of the alternating current ICCA being sourced or sunk by the amplifier circuitry 50. In a non-limiting example, the sense current 70 is positive when the amplifier circuitry 50 sources the alternating current ICCA and negative when the amplifier circuitry 50 sinks the alternating current ICCA. In another non-limiting example, a quantitative level of the sense current 70 can be identical or proportional to an actual level of the alternating current ICCA flowing through the voltage output 56. The sense current 70 can be utilized by the MCP 62 to help adjust the DC-DC voltage VDC-DC and thus the direct current ICCD in response to variations of the alternating current ICCA. In addition, the sense current 70 can be utilized by the bias modulation circuit 48 to help detect dynamically the current cross over points like the current cross over points A-I of
In this regard, the bias modulation circuit 48 can utilize the sense current 70 to help determine whether the level of the alternating current ICCA flowing through the voltage output 56 is approaching a current cross over point (e.g., the current cross over points A-I of
In this regard, whenever the level of the alternating current ICCA falls between the upper current threshold TU and the lower current threshold TL, it may be seen as an indication that the alternating current ICCA is approaching the 0 mA (e.g., current cross over point). As such, the bias modulation circuit 48 can dynamically detect the current cross overs and takes appropriate action accordingly. Notably, the upper current threshold TU and the lower current threshold TL can be determined based on how aggressive the bias modulation circuit 48 needs to respond to the current cross overs.
The amplifier circuitry 50 may include various active components (e.g., transistors) that are configured to operate based on a bias current 72. In a non-limiting example, the bias current 72 can be a direct current that determines operating points (also known as quiescent points or Q-points) of the various active components inside the amplifier circuitry 50. The Q-points are typically set to near middle of the DC load lines of the various active components. In this regard, the various active components in the amplifier circuitry 50 are preconfigured to operate based on an ideal level of the bias current 72 such that the amplifier circuitry 50 can generate the ET modulated voltage VOUT with maximum available peak-to-peak amplitude without clipping the ET modulated voltage VOUT.
In a non-limiting example, the bias modulation circuit 48 can be configured to increase the level of the bias current 72 (e.g., above the ideal level) in response to the level of the alternating current ICCA being lower than or equal to the upper current threshold. By increasing the bias current 72, it may be possible to change the operating point (e.g., Q-point) of the various active components in the amplifier circuitry 50. As a result, it may be possible to reduce the cross over distortion in the ET modulated voltage VOUT and thus the ET modulated output voltage VCC.
In contrast, when the bias modulation circuit 48 determines that the level of the alternating current ICCA is outside the upper current threshold and the lower current threshold, it may be an indication that the alternating current ICCA is not approaching or is departing from the current cross over points. For example, when the bias modulation circuit 48 determines that the level of the alternating current ICCA is greater than the upper current threshold (e.g., >100 mA) or lower than the lower current threshold (e.g., <−100 mA), the bias modulation circuit 48 can reduce the bias current 72 to the ideal level, if the bias modulation circuit 48 has previously increased the bias current 72 to above the ideal level. The bias modulation circuit 48 may simply maintain the bias current 72 at the ideal level if the bias modulation circuit 48 has not increased the bias current 72 above the ideal level.
The ET voltage tracker circuit 44 can be provided in an ET power management circuit supporting a number of amplifier circuits. In this regard,
The ET voltage tracker circuits 86(1)-86(M) are configured to receive a number of input voltages VBATAMP1-VBATAMPM and generate a number of ET modulated output voltages VCC1-VCCM based on the input voltages VBATAMP1-VBATAMPM, respectively. The ET voltage tracker circuits 86(1)-86(M) also receive a number of target voltages VTARGET1-VTARGETM, each representing a time-variant voltage envelope. Accordingly, the ET voltage tracker circuits 86(1)-86(M) generate the ET modulated output voltages VCC1-VCCM that track the time-variant envelope of the target voltages VTARGET1-VTARGETM, respectively.
Notably, each of the ET voltage tracker circuits 86(1)-86(M) may suffer the cross over distortions as discussed earlier in
The ET power management circuit 84 includes a voltage circuit 88 that is configured to generate a supply voltage VBATAMP at a voltage output 90. In a non-limiting example, the voltage circuit 88 derives the supply voltage VBATAMP, which can be a constant voltage, from a battery voltage VBAT. The voltage circuit 88 may be an inductor-based buck-boost circuit or a capacitor-based buck-boost circuit.
The ET power management circuit 84 includes control circuitry 92, which can be provided as a microprocessor, a microcontroller, or a field-programmable gate array (FPGA), for example. The control circuitry 92 can be configured to couple the voltage output 90 to the ET voltage tracker circuits 86(1)-86(M) to provide the supply voltage VBATAMP to the ET voltage tracker circuits 86(1)-86(M) as the input voltages VBATAMP1-VBATAMPM.
In a non-limiting example, the control circuitry 92 can couple the voltage output 90 to via input voltage switching circuitry 94. The input voltage switching circuitry 94 may be constructed based on any number, type, and/or layout of switches to couple the voltage output 90 to the ET voltage tracker circuits 86(1)-86(M).
The ET power management circuit 84 includes a number of amplifier circuits 96(1)-96(N) configured to amplify a number of RF signals 98(1)-98(N), respectively, based on a selected number of the ET modulated voltages VCC1-VCCM generated by the ET voltage tracker circuits 86(1)-86(M). Notably, when the ET power management circuit 84 is supporting the ULCA operation, the RF signals 98(1)-98(N) may be different signals. In contrast, when the ET power management circuit 84 is supporting the MIMO operation, the RF signals 98(1)-98(N) may be identical signals.
The ET power management circuit 84 may include output voltage switching circuitry 100. The output voltage switching circuitry 100 may be constructed based on any number, type, and/or layout of switches to selectively provide the selected number of the ET modulated voltages VCC1-VCCM to one or more of the amplifier circuits 96(1)-96(N).
Those skilled in the art will recognize improvements and modifications to the preferred embodiments of the present disclosure. All such improvements and modifications are considered within the scope of the concepts disclosed herein and the claims that follow.
This application claims the benefit of provisional patent application Ser. No. 62/618,828, filed Jan. 18, 2018, the disclosure of which is hereby incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5838732 | Carney | Nov 1998 | A |
7043213 | Robinson et al. | May 2006 | B2 |
7471155 | Levesque | Dec 2008 | B1 |
7570931 | McCallister et al. | Aug 2009 | B2 |
8461928 | Yahav et al. | Jun 2013 | B2 |
8718188 | Balteanu et al. | May 2014 | B2 |
8725218 | Brown et al. | May 2014 | B2 |
8774065 | Khlat et al. | Jul 2014 | B2 |
8803603 | Wimpenny | Aug 2014 | B2 |
8879665 | Xia et al. | Nov 2014 | B2 |
8913690 | Onishi | Dec 2014 | B2 |
8989682 | Ripley et al. | Mar 2015 | B2 |
9041365 | Kay et al. | May 2015 | B2 |
9065509 | Yon et al. | Jun 2015 | B1 |
9069365 | Brown et al. | Jun 2015 | B2 |
9098099 | Park et al. | Aug 2015 | B2 |
9166830 | Camuffo et al. | Oct 2015 | B2 |
9197182 | Baxter et al. | Nov 2015 | B2 |
9225362 | Drogi et al. | Dec 2015 | B2 |
9263997 | Vinayak | Feb 2016 | B2 |
9280163 | Kay et al. | Mar 2016 | B2 |
9288098 | Yan et al. | Mar 2016 | B2 |
9344304 | Cohen | May 2016 | B1 |
9356512 | Chowdhury et al. | May 2016 | B2 |
9515622 | Nentwig et al. | Dec 2016 | B2 |
9520907 | Peng et al. | Dec 2016 | B2 |
9584071 | Khlat | Feb 2017 | B2 |
9595981 | Khlat | Mar 2017 | B2 |
9748845 | Kotikalapoodi | Aug 2017 | B1 |
9806676 | Balteanu et al. | Oct 2017 | B2 |
9831834 | Balteanu | Nov 2017 | B2 |
9923520 | Abdelfattah et al. | Mar 2018 | B1 |
10003416 | Lloyd | Jun 2018 | B1 |
10110169 | Khesbak et al. | Oct 2018 | B2 |
10170989 | Balteanu et al. | Jan 2019 | B2 |
20040266366 | Robinson et al. | Dec 2004 | A1 |
20050090209 | Behzad | Apr 2005 | A1 |
20050232385 | Yoshikawa et al. | Oct 2005 | A1 |
20060240786 | Liu | Oct 2006 | A1 |
20070052474 | Saito | Mar 2007 | A1 |
20090045872 | Kenington | Feb 2009 | A1 |
20100308919 | Adamski et al. | Dec 2010 | A1 |
20110136452 | Pratt et al. | Jun 2011 | A1 |
20110175681 | Inamori et al. | Jul 2011 | A1 |
20110279179 | Vice | Nov 2011 | A1 |
20120194274 | Fowers et al. | Aug 2012 | A1 |
20120200435 | Ngo et al. | Aug 2012 | A1 |
20120299645 | Southcombe et al. | Nov 2012 | A1 |
20120299647 | Honjo et al. | Nov 2012 | A1 |
20130021827 | Ye | Jan 2013 | A1 |
20130100991 | Woo | Apr 2013 | A1 |
20130130724 | Kumar Reddy et al. | May 2013 | A1 |
20130187711 | Goedken et al. | Jul 2013 | A1 |
20130200865 | Wimpenny | Aug 2013 | A1 |
20140009226 | Severson | Jan 2014 | A1 |
20140028370 | Wimpenny | Jan 2014 | A1 |
20140028390 | Davis | Jan 2014 | A1 |
20140103995 | Langer | Apr 2014 | A1 |
20140155002 | Dakshinamurthy et al. | Jun 2014 | A1 |
20140184335 | Nobbe et al. | Jul 2014 | A1 |
20140210550 | Mathe et al. | Jul 2014 | A1 |
20140218109 | Wimpenny | Aug 2014 | A1 |
20140235185 | Drogi | Aug 2014 | A1 |
20140266423 | Drogi et al. | Sep 2014 | A1 |
20140266428 | Chiron et al. | Sep 2014 | A1 |
20140315504 | Sakai et al. | Oct 2014 | A1 |
20140361830 | Mathe et al. | Dec 2014 | A1 |
20150071382 | Wu et al. | Mar 2015 | A1 |
20150188432 | Vannorsdel et al. | Jul 2015 | A1 |
20150236654 | Jiang et al. | Aug 2015 | A1 |
20150236729 | Peng et al. | Aug 2015 | A1 |
20150280652 | Cohen | Oct 2015 | A1 |
20150333781 | Alon et al. | Nov 2015 | A1 |
20160065137 | Khlat | Mar 2016 | A1 |
20160099687 | Khlat | Apr 2016 | A1 |
20160105151 | Langer | Apr 2016 | A1 |
20160118941 | Wang | Apr 2016 | A1 |
20160187627 | Abe | Jun 2016 | A1 |
20160197627 | Qin et al. | Jul 2016 | A1 |
20160294587 | Jiang et al. | Oct 2016 | A1 |
20170141736 | Pratt et al. | May 2017 | A1 |
20170317913 | Kim et al. | Nov 2017 | A1 |
20170338773 | Balteanu et al. | Nov 2017 | A1 |
20180048276 | Khlat et al. | Feb 2018 | A1 |
20180076772 | Khesbak et al. | Mar 2018 | A1 |
20180309414 | Khlat et al. | Oct 2018 | A1 |
20180367101 | Chen et al. | Dec 2018 | A1 |
Entry |
---|
U.S. Appl. No. 15/704,131, filed Sep. 14, 2017. |
U.S. Appl. No. 15/728,202, filed Oct. 9, 2017. |
U.S. Appl. No. 15/792,909, filed Oct. 25, 2017. |
U.S. Appl. No. 15/888,260, filed Feb. 5, 2018. |
U.S. Appl. No. 15/888,300, filed Feb. 5, 2018. |
U.S. Appl. No. 15/984,566, filed May 21, 2018. |
U.S. Appl. No. 15/902,244, filed Feb. 22, 2018. |
Non-Final Office Action for U.S. Appl. No. 14/836,634, dated May 16, 2016, 9 pages. |
Non-Final Office Action for U.S. Appl. No. 14/868,890, dated Jul. 14, 2016, 13 pages. |
Non-Final Office Action for U.S. Appl. No. 15/792,909, dated May 18, 2018, 13 pages. |
Notice of Allowance for U.S. Appl. No. 15/459,449, dated Mar. 28, 2018, 7 pages. |
Notice of Allowance for U.S. Appl. No. 15/723,460, dated Jul. 24, 2018, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/704,131, dated Jul. 17, 2018, 7 pages. |
Notice of Allowance for U.S. Appl. No. 15/728,202, dated Aug. 2, 2018, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 15/888,300, dated Aug. 28, 2018, 11 pages. |
Final Office Action for U.S. Appl. No. 15/888,300, dated Feb. 15, 2019, 15 pages. |
Non-Final Office Action for U.S. Appl. No. 16/018,426, dated Apr. 11, 2019, 11 pages. |
Supplemental Notice of Allowability for U.S. Appl. No. 15/902,244, dated Mar. 20, 2019, 6 pages. |
Notice of Allowance for U.S. Appl. No. 15/902,244, dated Feb. 8, 2019, 8 pages. |
Pfister, Henry, “Discrete-Time Signal Processing,” Lecture Note, pfister.ee.duke.edu/courses/ece485/dtsp.pdf, Mar. 3, 2017, 22 pages. |
Advisory Action for U.S. Appl. No. 15/888,300, dated Jun. 5, 2019, 3 pages. |
Non-Final Office Action for U.S. Appl. No. 15/888,260, dated May 2, 2019, 14 pages. |
Notice of Allowance for U.S. Appl. No. 15/984,566, dated May 21, 2019, 6 pages. |
Notice of Allowance for U.S. Appl. No. 16/150,556, dated Jul. 29, 2019, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 15/888,300, dated Jun. 27, 2019, 17 pages. |
Final Office Action for U.S. Appl. No. 16/018,426, mailed Sep. 4, 2019, 12 pages. |
Advisory Action for U.S. Appl. No. 16/018,426, dated Nov. 19, 2019, 3 pages. |
Notice of Allowance for U.S. Appl. No. 16/180,887, dated Jan. 13, 2020, 8 pages. |
Notice of Allowance for U.S. Appl. No. 15/888,300, dated Jan. 14, 2020, 11 pages. |
Corrected Notice of Allowability for U.S. Appl. No. 15/888,300, dated Feb. 25, 2020, 7 pages. |
Non-Final Office Action for U.S. Appl. No. 16/174,535, dated Feb. 4, 2020, 7 pages. |
Number | Date | Country | |
---|---|---|---|
20190222178 A1 | Jul 2019 | US |
Number | Date | Country | |
---|---|---|---|
62618828 | Jan 2018 | US |