Claims
- 1. A method for forming an improved field effect transistor comprising
- forming a first masking layer on a mono-crystalline semiconductor body of a first conductivity type, forming at least a first opening in said first layer to define at least the drain region,
- introducing a second conductivity type impurity into said body through the opening defining the drain region,
- removing the masking layer,
- growing an epitaxial semiconductor layer embodying a background impurity of a first conductivity type on said body, whereby said impurity from said drain region outdiffuses into and substantially through said epitaxial layer so as to form a reverse gradient second conductivity type region in said epitaxial layer,
- forming a second masking layer on the resultant epitaxial semiconductor layer,
- forming a second opening in said second layer that is located within the confines of said outdiffused region defining said drain region, and a third opening in spaced relation to said drain region to define an opening for a source region,
- introducing a second type impurity into said epitaxial layer through said second and third openings in said second masking layer,
- forming source and drain electrodes in ohmic contact to the source and drain regions, and a gate electrode over the region between said source and drain regions.
- 2. The method of claim 1 wherein both the source and drain regions are each formed of two regions.
- 3. The method of claim 1 wherein the distance between the source and drain regions is in the range of 0.5 to 20 micrometers.
- 4. The method of claim 3 wherein the thickness of the epitaxial semiconductor layer is in the range of 0.4 to 3 micrometers.
- 5. The method of claim 1 wherein said first conductivity type is P-type and said second conductivity type is N-type.
- 6. The method of claim 1 wherein the impurity concentration of said epitaxial layer is 10.sup.15 to 10.sup.17 atoms/cc.
BACKGROUND OF THE INVENTION
This is a division, of application Ser. No. 615,251 filed Sept. 22, 1975 now U.S. Pat. No. 4,028,717.
US Referenced Citations (10)
Non-Patent Literature Citations (1)
Entry |
Jadus, D. K., "Buried Field Effect Transistor", I.B.M. Tech. Discl. Bull., vol. 13, No. 6, Nov. 1970, pp. 1431-1432. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
615251 |
Sep 1975 |
|