The present application claims the benefit of the priority date of U.S. Provisional Applications Serial Nos. 60/106,921, filed Nov. 3, 1998, Ser. No. 60/106,922, filed Nov. 3, 1998, Ser. No. 60/106,923, filed Nov. 3, 1998, Ser. No. 60/106,938, filed Nov. 3, 1998, Ser. No. 60/107,103, filed Nov. 4, 1998 and Ser. No. 60/107,037, filed Nov. 3, 1998, the entire disclosures of which are expressly incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5214501 | Cavallerano et al. | May 1993 | A |
5235424 | Wagner et al. | Aug 1993 | A |
5282023 | Scarpa | Jan 1994 | A |
5311547 | Wei | May 1994 | A |
5321725 | Paik et al. | Jun 1994 | A |
5410368 | Krishnamurthy et al. | Apr 1995 | A |
5546430 | Liao et al. | Aug 1996 | A |
5550596 | Strolle et al. | Aug 1996 | A |
5572249 | Ghosh | Nov 1996 | A |
5583889 | Citta et al. | Dec 1996 | A |
5596606 | Montreuil | Jan 1997 | A |
5600677 | Citta et al. | Feb 1997 | A |
5636251 | Citta et al. | Jun 1997 | A |
5659583 | Lane | Aug 1997 | A |
5692011 | Nobakht et al. | Nov 1997 | A |
5694419 | Lawrence et al. | Dec 1997 | A |
5706057 | Strolle et al. | Jan 1998 | A |
5796786 | Lee | Aug 1998 | A |
5799037 | Strolle et al. | Aug 1998 | A |
5805242 | Strolle et al. | Sep 1998 | A |
5841478 | Hu et al. | Nov 1998 | A |
5872815 | Strolle et al. | Feb 1999 | A |
5894334 | Strolle et al. | Apr 1999 | A |
6005640 | Strolle et al. | Dec 1999 | A |
6603801 | Andren et al. | Aug 2003 | B1 |
Entry |
---|
Gu, Yonghai et al. (“Adaptive combined DFE/MLSE techniques for ISI channels”, Jul. 1996, Communications, IEEE Transactions on, vol. 44, Issue 7, pp. 847-857).* |
Samueli, et al, “A 60-MHz 64-Tap Echo Canceller/Decision-Feedback Equalizer in 1.2-μm CMOS for 2B1Q High Bit-Rate Digital Subscriber Line Transceivers”, IEEE 1991 Custom Integrated Circuits Conference, May 1991, pp. 7.2.1-7.2.4. |
Tan, et al, “A 200-MHz Quadrature Digital Synthesizer/Mixer in 0.8-μm CMOS”, IEEE 1994 Custom Integrated Circuits Conference, May 1994, pp. 4.4.1-4.4.4. |
Tan, et al., “800MHz Quadrature Digital Synthesizer with ECL-Compatible Output Drivers in 0.8μm CMOS”, 1995 IEEE International Solid-State Circuits Conference, Feb. 1995, pp. 258-259 and p. 376. |
Tan, et al., “A 70-Mb/s Variable-Rate 1024-QAM Cable Receiver IC with Integrated 10-b ADC and FEC Decoder” IEEE Journal of Solid-State Circuits, vol. 33, No. 12, Dec. 1998, pp. 2205-2218. |
ATSC Digital Television Standard, Annex D, RF/Transmission Systems Characteristics, pp. 46-60. (Sep. 16, 1995). |
ATSC Standard RF/Transmission Systems, Guide to the Use of the ATSC Digital Standard, pp. 96-101. (Oct. 4, 1995). |
ATSC Standard, Receiver Characteristics, Guide to the Use of the ATSC Digital Television Standard, pp. 102-136. (Oct. 4, 1995). |
Number | Date | Country | |
---|---|---|---|
60/107103 | Nov 1998 | US | |
60/106921 | Nov 1998 | US | |
60/106922 | Nov 1998 | US | |
60/106923 | Nov 1998 | US | |
60/106938 | Nov 1998 | US | |
60/107037 | Nov 1998 | US |