1. Field of the Invention
The present invention relates to an equalizer and a related method, and more particularly, to an equalizer having a hybrid architecture and a related method.
2. Description of the Prior Art
When signals are transmitted in communication systems, the signal attenuation and inter-symbol interference (ISI) will become more serious along with the increase of the channel length, which reduces the signal quality. Hence, an equalizer is usually disposed in the signal receiver for equalizing the received signals to compensate for the signal attenuation and to solve the ISI issue.
At present, common equalizers contain liner feed-forward equalizers (LE) and decision feedback equalizers (DFE). The DFE further comprises a feed-forward filter and a feedback filter. The feed-forward filter among the LE and the DFE is implemented by a weighted sum of the sampling data with equal time-interval, which is herein called an equally-spaced equalizer. The common equally-spaced equalizer is further divided into a symbol-spaced equalizer and a fractionally-spaced equalizer, wherein the performance of the fractionally-spaced equalizer is better than that of the symbol-spaced equalizer and is less affected by the timing phase offset. But the fractionally-spaced equalizer has the disadvantages of instability, large power consumption, and great complexity.
It is therefore one of the objectives of the claimed invention to provide an equalizer and a method for configuring the equalizer, which controls the sampling interval of the equalizer according to the characteristic (such as tap coefficient) of each tap among the equalizer to solve the abovementioned problems.
According to the present invention, an equalizer is provided. The equalizer includes a tapped delay line having a plurality of taps cascaded to each other and an adder. The tapped delay line receives an input signal and generates a plurality of multiplied signals, wherein the plurality of taps are divided into a plurality of groups. The adder is coupled to the tapped delay line for adding the plurality of multiplied signals to generate an output signal.
According to the present invention, a method for configuring an equalizer is provided. The equalizer includes a tapped delay line formed by a plurality of taps cascaded to each other and an adder. The method includes the steps of dividing the plurality of taps into a first group and a second group, wherein a first sampling interval of the first group is different from a second sampling interval of the second group; and adding a plurality of multiplied signals generated by the plurality of taps to generate an output signal.
According to the present invention, another method for configuring an equalizer is provided. The equalizer includes a tapped delay line formed by a plurality of taps cascaded to each other and an adder. The method includes the steps of dividing the plurality of taps into at least one group; disabling any one tap of the plurality of taps among the at least one group according to a tap coefficient; and adding a plurality of multiplied signals generated by the non-disabled taps of the plurality of taps among the at least one group to generate an output signal.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
wherein R is a rational number greater than 1) to avoid insufficient sampling data. In this embodiment, one hundred taps TAP0˜TAP99 are taken as an example, but this is merely an example for illustrating the present invention and the number of the taps should not be considered as a limitation of the present invention. Each of the taps TAP0˜TAP99 comprises a tap unit U0˜U99 and a delay unit d0˜d98, wherein each tap unit includes a signal input terminal, a multiplier, and a control terminal. For example, the signal input terminal of the first tap unit U0 receives an input signal di[0] of the first tap TAP0, and the first multiplier m0 multiplies the input signal di[0] of the first tap TAP0 by a tap coefficient f[0] to generate a multiplied signal Sm[0]. The control terminal of the first tap unit U0 determines to enable or disable the first tap unit U0 according to a control signal On_off[0]. The delay unit d0 is coupled between the tap unit U0 and the next tap unit U1 for delaying the input signal di[0] of the first tap TAP0, so as to generate the input signal di[1] of the next tap TAP1. The rest may be deduced by analogy.
Be noted that the configurations of the first group 110 and the second group 120 are not fixed. In this embodiment (referred to
Please note that, since the first sampling interval T1 of the first group 110 is equal to the symbol period Tsym of the input signal In and the second sampling interval T2 of the second group 120 is smaller than the symbol period Tsym of the input signal In, the first group 110 can be viewed as a symbol-spaced equalizer and the second group 120 can be viewed as a fractionally-spaced equalizer.
Following the embodiment (please keep referring to
The abovementioned embodiments are presented merely for describing the present invention, and should not be considered as limitations of the present invention. In other embodiments, the first sampling interval T1 and the second sampling interval T2 with various values can be adopted to implement the equalizer disclosed in the present invention, which should also belong to the scope of the present invention. For example, assume that the delay time of three delay units equals the symbol period Tsym of the input signal In. Thus only one tap unit of every three tap unit among the first group 110 is enabled, and the other two tap units are disabled. In other words, only the tap units U2, U5, U8 . . . among the first group 110 are enabled and the other tap units among the first group 110 are disabled, so that the first sampling interval T1 of the first group 110 is equal to the symbol period Tsym (i.e., the delay time of three delay units). On the other hand, assume that the delay time of three delay units equals the symbol period Tsym of the input signal In. All the tap units among the second group 120 are enabled, so that the second sampling interval T2 of the second group 120 is equal to one-third of the symbol period Tsym (i.e., the delay time of one delay unit).
Be noted that the abovementioned tap coefficients f[0]˜f[99] can be generated based on channel estimation or an adaptive algorithm, but those skilled in the art should appreciate that they can be generated by adopting other manners. In addition, in one embodiment, the equalizer 100 can be a liner feed-forward Equalizer (LE) or a decision-feedback equalizer (DFE). But the present invention is not limited to this only and can be an equalizer of other types.
In the embodiments above, the configurations of the first group 110 and the second group 120 are unfixed and can be determined by the control circuit 160 in a dynamically-configured manner, but this should not be considered as limitations of the present invention. Since the channel characteristics can be easily predicted in some environments (such as LAN or cable), the characteristics of the equalizers 100 and 200 can also be predicted easily. Hence, in such environments, the equalizer can be configured in advance to determine which taps can be equalized by using the symbol-spaced equalizer and which taps can be equalized by using the fractionally-spaced equalizer based on these predicted characteristics.
Be noted that, no matter the taps of the first group (i.e., the symbol-spaced equalizer) and the second group (i.e., the fractionally-spaced equalizer) are configured by adopting a predetermined manner, a dynamically-configured manner, or a mixed manner, which should also belong to the scope of the present invention.
The abovementioned embodiments are presented merely for describing the present invention, and in no way should be considered to be limitations of the scope of the present invention. In summary, the present invention provides an equalizer capable of configuring the taps in a dynamically-configured manner or a predetermined manner based on the characteristics of each tap (such as the equalizer coefficients), so that the input signals of each tap can be equalized according to different coefficients. Hence, if the tap coefficient is expected to be smaller, the symbol-spaced equalizer implemented by the first group is adopted; if the tap coefficient is expected to be larger, the fractionally-spaced equalizer implemented by the second group is adopted. In this way, the equalizer with a hybrid architecture disclosed in the present invention can possess both the advantages of the symbol-spaced equalizer and the fractionally-spaced equalizer, so that not only can the efficiency be improved but also can the goal of lowering cost and reducing power consumption be achieved.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Number | Date | Country | Kind |
---|---|---|---|
097139171 | Oct 2008 | TW | national |