Claims
- 1. A transceiver for pulsed signalling communication over a four wire telephone line having a receiver with input terminals coupled across one pair of wires of said line for receiving pulsed signals transmitted to said receiver from said wires and a transmitter with output terminals coupled across the remaining pair of wires of said line to transmit pulsed signals from said transmitter over said wires;
- (a) said receiver comprising:
- (i) a transformer coupled to said input terminals to isolate the receiver from electrical discharges;
- (ii) a filter coupled to said transformer for preshaping received signals;
- (iii) a first variable zero circuit responsive to said preshaped pulses for modifying said pulses in accordance with the transfer function T.sub.z1 (s) of said first variable zero circuit, which function produces a hyperbolic relationship between the gain of said first variable zero circuit and the frequency response of said first variable zero circuit to said pulses;
- (iv) a second variable zero circuit responsive to said modified pulses for further modifying said pulses in accordance with the transfer function T.sub.z2 (s) of said second variable zero circuit, which functions produces a hyperbolic relationship between the gain of said second variable zero circuit and the frequency response of said second variable zero circuit to said pulses;
- (v) a gain shaper circuit responsive to the pulses modified in said first and second variable zero circuits for further modifying said pulses in accordance with the gain G of said gain shaper circuit;
- (vi) a control circuit for simultaneously varying T.sub.z1 (s), T.sub.z2 (s) and G in accordance with a control voltage Vc;
- (vii) a reference level voltage signal Vr;
- (viii) a peak voltage detector circuit for detecting the peak voltage level of said pulses modified by said gain shaper circuit and generating said control voltage Vc, which is proportional to the difference between said peak voltage level and vr.
- 2. The transceiver of claim 1 wherein:
- (b) said transmitter comprises:
- (i) a line driver coupled to the output terminals of said transmitter for generating said pulsed signals for transmission from said transmitter over said remaining pair of wires;
- (ii) a pre-equalizer circuit selectively coupled to said line driver through switch means; said pre-equalizer circuit providing a transfer function characteristic having a gain and frequency response for pulses to be transmitted by said line driver to provide extra gain at certain frequencies to said pulses;
- (iii) a long loop detector circuit coupled to said switch means and responsive to said control voltage V.sub.c for coupling said pre-equalizer to said line driver when Vc is sufficiently high as to indicate that the anticipated signal loss for the pulsed signals being transmitted over the remaining pair of wires from the transmitter exceeds a predetermined value.
- 3. The transceiver of claim 2 wherein the pulses signals are transmitted at a speed of 56 kilobits per second and the transfer functions T.sub.z1 (s), T.sub.z2 (s) have first and second zero frequency locations and the gain G is varied in accordance with cable length and loss, in accordance with the following table:
- ______________________________________ Loss atLength Nyquist Freq First zero Second zero(k ft) (db) Gain (Hz) (Hz)______________________________________1 2.421 1.309 265258.48 358267.882 4.578 1.618 95578.05 428144.33 6.784 1.927 58144.04 176511.274 9.135 2.237 38707.24 148871.785 11.586 2.546 27527.44 163134.136 14.066 2.856 19655.44 2307746.677 16.538 3.2 15434.05 431309.748 18.992 3.474 12366.34 341068.889 21.437 3.784 9549.30 488605.5210 23.879 4.094 7659.33 689140.7411 26.322 4.403 6277.06 128557.2212 28.767 4.713 5289.89 75300.4113 31.213 5.069 4462.38 57341.5814 33.660 5.330 3792.92 43957.5415 36.106 5.640 3243.44 35858.3516 38.552 5.955707 3013.18 25810.7017 40.998 6.25376805 2669.50 21289.5918 43.443 6.575 2221.84 19492.0419 45.889 6.885 1915.07 17022.7120 48.335 7.195 1645.77 14884.17______________________________________
- 4. The transceiver of claim 2 wherein the long loop detector circuit comprises:
- (a) a voltage comparator having two input terminals and an output terminal for generating a high or low voltage signal at its output terminal depending on whether the voltage input to one of its input terminals exceeds or is less than the voltage input to its other input terminal; and
- (b) means responsive to the voltage V.sub.c for varying the relative amplitude of the voltages at said input terminals of said comparator.
- 5. In a communication node coupled to a four wire full duplex telephone pulse signal communication network having a two wire receive path for receiving transmitted signals proceeding in one direction and a two wire transmit path for transmitting received signals in the direction from which said transmitted signals came, wherein the signal loss in said receive path and transmit path may exceed a given value, the improvement comprising a pre-equalizer, and first means responsive to the received transmitted signals in the receive path for determining when the signal loss in said receive path exceeds said given value and second means responsive to said first means for coupling said pre-equalizer into said transmit path for providing added gain to the transmitter signals to make the transmit path appear to be much shorter than it is.
- 6. The improvement of claim 5 wherein the pre-equalizer provides a transfer function characteristic having a fixed added gain, a fixed zero, and a fixed pole.
- 7. The improvement of claim 6 wherein the signal loss exceeds 34 db, the gain is 1.2, the zero is at 8 KHz and the pole is at 24 KHz.
- 8. The improvement of claim 6 wherein the pre-equalizer comprises a parallel circuit comprising two components, a first resistor R1 in parallel with a capacitor C1; said parallel circuit being coupled to a gain amplifier with a second register R2 coupled on one side to ground and on another side between said gain amplifier and parallel circuit.
- 9. The improvement of claim 8 wherein the fixed zero is determined by the values of the parallel circuit components and is located at a frequency equal to 1/2 times the capacitance of C1 in farads times the resistance value in ohms of R1, R2 in parallel.
Parent Case Info
This application is a continuation of application Ser. No. 891,462, filed 7/29/86 now U.S. Pat. No. 4,745,622 issued May 17, 1988.
US Referenced Citations (14)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0099566 |
Feb 1984 |
EPX |
2042784 |
Mar 1971 |
DEX |
60-84025(A) |
May 1985 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
891462 |
Jul 1986 |
|