Claims
- 1. An error-correcting latch comprising:
first, second, and third error-correcting latch stages each including a clock input; and first, second, and third clock signal buses respectively coupled to the clock input of the first, second, and third error-correcting latch stages.
- 2. The error-correcting latch as in claim 1 wherein a same clock signal is provided on the first, second, and third clock signal buses.
- 3. The error-correcting latch as in claim 1 wherein each latch stage further comprises a two-of-three voting circuit placed in a feedback loop of the latch stage.
- 4. The error-correcting latch as in claim 1 wherein the first, second, and third clock signal buses are respectively coupled to first, second, and third bonding pads.
- 5. The error-correcting latch as in claim 1 wherein the first, second, and third clock signal buses are respectively coupled to first, second, and third driver circuits.
- 6. The error-correcting latch as in claim 5 wherein the first, second, and third driver circuits are driven by a fourth driver circuit.
- 7. The error-correcting latch as in claim 1 further comprising at least one additional error-correcting latch coupled to the first, second, and third clock signal buses.
- 8. An error-correcting latch comprising:
first, second, and third error-correcting latch stages each including a data input; and first, second, and third data signal buses respectively coupled to the data input of the first, second, and third error-correcting latch stages.
- 9. The error-correcting latch as in claim 8 wherein a same data signal is provided on the first, second, and third data signal buses.
- 10. The error-correcting latch as in claim 8 wherein each latch stage further comprises a two-of-three voting circuit placed in a feedback loop of the latch stage.
- 11. The error-correcting latch as in claim 8 wherein the first, second, and third data signal buses are respectively coupled to first, second, and third bonding pads.
- 12. The error-correcting latch as in claim 8 wherein the first, second, and third data signal buses are respectively coupled to first, second, and third driver circuits.
- 13. The error-correcting latch as in claim 12 wherein the first, second, and third driver circuits are driven by a fourth driver circuit.
- 14. The error-correcting latch as in claim 8 further comprising at least one additional error-correcting latch.
- 15. An error-correcting latch comprising:
first, second, and third error-correcting latch stages each including at least two control signal inputs; and first and second control signal buses respectively coupled to the control signal inputs of the first, second, and third error-correcting latch stages.
- 16. The error-correcting latch as in claim 15 wherein a same control signal is provided on the first and second control signal buses.
- 17. The error-correcting latch as in claim 15 wherein each latch stage further comprises a two-of-three voting circuit placed in a feedback loop of the latch stage.
- 18. The error-correcting latch as in claim 15 wherein the first, second, and third control signal buses are respectively coupled to first, second, and third bonding pads.
- 19. The error-correcting latch as in claim 15 wherein the first and second control signal buses are respectively coupled to first and second driver circuits.
- 20. The error-correcting latch as in claim 19 wherein the first and second driver circuits are driven by a third driver circuit.
- 21. The error-correcting latch as in claim 15 further comprising at least one additional error-correcting latch coupled to the first and second control signal buses.
- 22. The error-correcting latch stage as in claim 15 in which the control signal buses each comprise a preset signal bus.
- 23. The error-correcting latch stage as in claim 15 in which the control signal buses each comprise a clear signal bus.
- 24. The error-correcting latch stage as in claim 15 in which the control signal buses each comprise a set signal bus.
- 25. The error-correcting latch stage as in claim 15 in which the control signal buses each comprise a reset signal bus.
RELATED APPLICATIONS
[0001] The present application is a Continuation-In-Part of U.S. Divisional patent application Ser. No. 10/299,461 filed Nov. 19, 2002, incorporated herein by reference in its entirety, which is assigned to the assignee of the present application.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10299461 |
Nov 2002 |
US |
Child |
10868706 |
Jun 2004 |
US |