The present invention relates to an error correction method and device applicable to a digital communication device such as an optical communication system.
A conventional error correction method and device apply a Reed-Solomon code RS (255,239) as a forward error correction (FEC) coding scheme (see, for example, Non Patent Literature 1). Another error correction method that uses a low-density parity-check (LDPC) code as an inner code and an RS code as an outer code has been proposed (see, for example, Patent Literature 1).
The error correction device using the error correction coding scheme disclosed in Non Patent Literature 1 and Patent Literature 1 above is based on the frame configuration having the same information area and the same redundant area irrespective of the transmission rate. For example, the transmission rate for a 10 Gb/s client signal is 10.7 Gb/s using an optical channel transport unit-2 (OTU2) frame, and the transmission rate for a 40 Gb/s client signal is 43.0 Gb/s using an optical channel transport unit-3 (OTU3) frame.
The configuration of the conventional error correction method and device is based on the frame configuration having the same information area and the same redundant area. Regarding the transmission rate of an OTUk frame for client signals of different signal types, for example, the OTU4 frame for a 100 Gb/s client signal has a transmission rate of 111.8 Gb/s, which is about 2.6 times a transmission rate of 43.0 Gb/s of the OTU3 frame for a 40 Gb/s client signal. Therefore, for the common use of components of the error correction device, such as an analog/digital converter, a digital/analog converter, and a serializer/de-serializer (SerDes), between processing of both OTU4 and OTU3, it is required to operate a clock generation circuit necessary for those functions, such as a clock multiplier unit (CMU), a phase lock to loop (PLL), or a clock-data recovery (CDR), at two kinds of significantly different frequencies. Widening the operating frequency range of the CMU, the CDR, or the PLL thus causes a problem of clock quality degradation such as jitter and transmission performance degradation. The clock quality degradation can be prevented by providing two voltage-controlled oscillators (VCOs) and switching the use of the VCO in accordance with the transmission rate. There has been, however, a problem of an increased circuit scale.
The present invention has been made in order to solve the above-mentioned problems, and it is an object thereof to provide an error correction method and device, which can provide a high-quality and high-speed optical communication system without performance degradation caused by jitter or the like and with the common use of circuits having a reduced circuit scale.
According to the present invention, there is provided an error correction method for an optical communication system that transmits a transmission frame formed of information data added with an overhead and an error correction code, the error correction method including adjusting a size of an FEC redundant area of an FEC frame for storing client signals of different signal types in accordance with the client signals so that transmission rates of the FEC frame for the respective client signals have an approximately N-multiple relationship (N is a positive natural number).
Further, according to the present invention, there is provided an error correction device for an optical communication system that transmits a transmission frame formed of information data added with an overhead and an error correction code, the error correction device including: an optical transmission framer for generating an optical transmission frame based on mapping of a client transmission signal into an optical channel transmission frame and outputting a transmission signal, and for demapping a client signal from the optical channel transmission frame based on an input of a reception signal and outputting a client reception signal; an FEC encoder for encoding the transmission signal sent from the optical transmission framer by the error correction code; a D/A converter for performing D/A conversion on an output signal of the FEC encoder and outputting an optical transmission signal to a communication path; an A/D converter for converting an optical reception signal sent from the communication path into an analog signal; and an FEC decoder for decoding reception data from an output of the A/D converter to correct an error, and outputting the reception signal to the optical transmission framer, in which each of the D/A converter and the A/D converter includes clock generation means for changing a sampling clock in accordance with client signals of different signal types, and the error correction device adjusts a size of an FEC redundant area of an FEC frame for storing the client signals of different signal types in accordance with the client signals so that transmission rates of the FEC frame for the respective client signals have an approximately N-multiple relationship (N is a positive natural number).
According to the present invention, in the FEC frame for storing the client signals of different signal types, the size of the FEC redundant area is adjusted in accordance with the client signals so that the transmission rates of the FEC frame for the respective client signals have an approximately N-multiple relationship (N is a positive natural number). It is therefore possible to provide a high-quality and high-speed optical communication system without performance degradation caused by jitter or the like and with the common use of circuits having a reduced circuit scale.
a) illustrates a configuration of a transmission frame (OTU4V frame format) for an output signal of a soft decision FEC encoder 201 and an input signal of a soft decision FEC decoder 206, and
a) and 6(b) relate to a second embodiment in which the same hard decision FEC redundant area as that of the OTUk frame is used as an outer code, illustrating configurations of transmission frames corresponding to
a) and 7(b) illustrate transmission frames according to a third embodiment, illustrating configurations of transmission frames corresponding to
a) and 8(b) illustrate transmission frames according to the third embodiment, in which only a soft decision FEC code is used and an FEC redundant area is changed between OTU4V and OTU3V, illustrating configurations of transmission frames corresponding to
The digital signal processing optical transceiver 20 includes a soft decision FEC encoder 201, a digital/analog (D/A) converter 202, an electrical/optical (E/O) 203, an optical/electrical (O/E) 204, an analog/digital (A/D) converter 205, and a soft decision FEC decoder 206. The soft decision FEC encoder 201 encodes the SFI transmission signal sent from the OTUk framer 10 by an error correction code for soft decision. The D/A converter 202 performs D/A conversion on an output signal of the soft decision FEC encoder 201. The E/O 203 converts an analog signal sent from the D/A converter 202 into an optical signal, and outputs an optical transmission signal to the communication path. The O/E 204 converts an optical reception signal sent from the communication path into an analog signal, and outputs the analog signal. The A/D converter 205 converts the analog signal into q-bit soft decision reception data. The soft decision FEC decoder 206 performs soft decision decoding on the soft decision reception data to correct an error, and outputs the SFI reception signal to the OTUk frame 10. The D/A converter 202 includes a CMU 207 for generating a clock corresponding to the transmission rate. The A/D converter 205 includes a CMU 208 for generating a sampling clock corresponding to the transmission rate.
In this way, the optical communication system forms a transmission frame by adding the overhead and the error correction code to the payload which is information data to be actually transmitted, and transmits the transmission frame over a long distance at high speed.
Next, the operation is described with reference to
Regarding the transmission frame of
Next, the soft decision FEC encoder 201 performs error correction coding for soft decision decoding as an inner code, such as LDPC coding, and stores error correction code information in the soft decision FEC redundant area. The output signal of the OTU4V frame, which is configured by the soft decision FEC encoder 201, is converted into an analog signal by the D/A converter 202, and is further converted by the E/O 203 into an optical signal to be output to the communication path formed of an optical fiber.
On the reception side, on the other hand, the A/D converter 205 performs analog/digital conversion on the received analog signal whose quality has degraded through the communication path, and outputs q-bit soft decision reception data to the soft decision FEC decoder 206. The soft decision FEC decoder 206 performs soft decision decoding processing with the use of the q-bit soft decision information and the error correction code information of the LDPC code stored in the soft decision FEC redundant area, and outputs the resultant signal to the OTUk frame terminator 103 as an SFI reception signal.
In this case, the transmission rate of the OTU4V frame of
b) similarly illustrates the configuration of a transmission frame for the output signal of the soft decision FEC encoder 201 and the input signal of the soft decision decoder 206, and exemplifies an OTU3V frame having an extended OTU3 for storing, as a client signal, a 40 Gigabit Ethernet (trademark) (hereinafter, referred to as 40 GbE) under consideration in IEEE802.3ba. The transmission frame of
The soft decision FEC redundant area of
To support OTU4V illustrated in
As described above, through the change of the FEC redundant area in accordance with the client signal to be stored, the transmission rate ratio between OTU4V and OTU3V is adjusted to substantially an integral multiple, and the sampling clock is generated depending on the selection of whether to divide the output frequency of the VCO. Thus, no clock quality degradation such as jitter occurs, which otherwise occurs when the operating frequency range of the VCO is widened greatly, and there is no need to dispose a plurality of VCOs. Thus, the common use of circuits supporting OTU4V and OTU3V becomes possible with a reduced circuit scale.
For example, the soft decision FEC encoder, the soft decision FEC decoder, the D/A converter, and the A/D converter can be formed in a semiconductor integrated circuit so as to be easily shared between OTU4V and OTU3V.
In addition, OTU3V can increase the FEC redundant area, and hence it is possible to improve the coding gain significantly, to thereby increase the transmission distance and increase the capacity owing to multiwavelength.
Note that, the above-mentioned first embodiment has exemplified the soft decision FEC LDPC codes as the inner code, but other soft decision FEC codes, such as convolutional codes and block turbo codes, may be used. Further, the above-mentioned first embodiment has exemplified the concatenated codes of the RS code and the BCH code as the outer code for hard decision FEC, but other concatenated codes, such as concatenated codes of RS and RS and concatenated codes of BCH and BCH, may be used. It should be understood that the use of product codes as the outer code also produces an effect similar to that of the above-mentioned embodiment.
In addition, in the above-mentioned first embodiment, interleaving or deinterleaving may be performed as necessary at the previous stage or the subsequent stage of each error correction coding processing so that an error caused in the transmission path may be dispersed at the time of error correction decoding.
In the first embodiment described above, the hard decision FEC of the outer code uses concatenated codes or product codes. Next, description is given of an embodiment in which the same hard decision FEC redundant area as that of the OTUk frame is used as the outer code as illustrated in
Note that, the second embodiment has exemplified the RS codes as the outer code, but the outer code may be BCH codes or other codes.
In the second embodiment described above, the hard decision FEC of the outer code uses the RS codes or the like, and the FEC redundant area of the OTUk frame stores coded information on the outer code. Next, description is given of a configuration as illustrated in
While the OTU4V frame format illustrated in
In the embodiments described above, the frame contains the OH, the payload, and the FEC redundant area. It should be understood, however, that the use of a frame added with another area unrelated to error correction, such as a training area, also produces a similar effect.
Number | Date | Country | Kind |
---|---|---|---|
2009-273204 | Dec 2009 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP2010/070703 | 11/19/2010 | WO | 00 | 6/1/2012 |