Claims
- 1. An error detection code decoding device, comprising:
- input means for inputting, in parallel, information bits and check bits corresponding to the information bits, both of which are provided through a transmission path;
- processing means including lookup table means which stores data used to generate the check bits input by said input means, for receiving the information bits from said input means and for forming check bits by supplying the received information bits to the lookup table means to output the formed check bits, the received information bits being used as addresses of the lookup table means; and
- detecting means, arranged to receive, in parallel, the check bits formed by said processing means and the check bits input by said input means, for detecting whether or not all of the check bits formed by said processing means are identical to the check bits input by said input means and for outputting a signal-error detection signal indicative of the presence or absence of an error in the information bits input by said input means, on the basis of the detection.
- 2. A device according to claim 1, wherein the information bits comprise (a.times.n) information bits and the input check bits corresponding to the information bits comprise (b.times.m) check bits, and wherein the lookup table means includes (a.times.b) lookup table circuits for respectively receiving n information bits in parallel and respectively outputting data regarding m check bits in the formed check bits, wherein a and b are integers equal to or greater than 1, (a.times.b)>2 and n and m are integers equal to or greater than 2, respectively.
- 3. A device according to claim 2, wherein a is an integer equal to or greater than 2, and among said (a.times.b) lookup table circuits, a number of lookup table circuits which receive different sets of n information bits output data regarding the same m check bits in the formed check bits.
- 4. A device according to claim 3, wherein said processing means includes operating means for calculating an exclusive OR of data which is output from said (a.times.b) lookup table circuits and outputting m check bits in the formed check bits.
- 5. An error detection code encoding and decoding system, comprising:
- input means for inputting information bits;
- first processing means including first lookup table means which stores data used to generate check bits corresponding to the information bits input by said input means, for receiving the information bits from said input means in parallel and for forming first check bits by supplying the received information bits to the first lookup table means, the received information codes being used as addresses of the first lookup table means;
- output means for outputting the information bits and the first check bits to a transmission path;
- receiving means for receiving the information bits and the first check bits through the transmission path in parallel; and
- second processing means including second lookup table means which stores the data used to generate the first check bits received by said receiving means, for receiving the information bits from said receiving means in parallel and for forming second check bits by supplying the received information bits to the second lookup table means to output the second check bits in parallel, the received information bits being used as an address of the second lookup table means, and wherein the first check bits received by said receiving means and the second check bits formed by said second processing means are output in parallel.
- 6. A system according to claim 5, further comprising detecting means for receiving the second check bits formed by said second processing means and the first check bits received by said receiving means in parallel, and for detecting whether or not the first check bits and the second check bits are identical with each other and for outputting a single error detection signal indicative of a presence or absence of an error in the information bits received by said receiving means, on the basis of the detection.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-181162 |
Jul 1989 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/550,438 filed Jul. 10, 1990, which is now abandoned.
US Referenced Citations (12)
Continuations (1)
|
Number |
Date |
Country |
Parent |
550438 |
Jul 1990 |
|