S.G. Beebe, “Methodology for Layout Design and Optimization of ESD Protection Transistors”, 1996 EOS/ESD Symp. Proc. pp. 265-275. |
T. L. Polgreen et al., Improving the ESD Failure Threshold of Silicided n-MOS Output Transistors by Ensuring Uniform Current Flow, IEEE Trans. Electron Devices, vol. 39, pp. 379-388, 1992. |
C. Duvvury et al., “Dynamic Gate Coupling of NMOS for Efficient Output ESD Protection”, Proc. of IRPS, 1992, pp. 141-150. |
C. Duvvury et al. “Achieving Uniform nMOS Device Power Distribution for Submicron ESD Reliability”, Tech. DigIEDM, 1992, pp. 131-134. |
Ramaswamy et al., “EOS/ESD Reliability of Deep Sub-Micron NMOS Protection Devices,” Proc. of IRPS, 1995, pp. 284-291. |
M.D. Ker et al., “Capacitor-Couple ESD Protection Circuit for Deep-Submicron Low-Voltage CMOS ASIC,” IEEE Trans. on VLSI Systems, vol. 4, pp. 307-321, Sep. 1996. |
M. D. Ker, “Whole-Chip ESD Protection Design With Efficient VDD-to-VSS ESD Clamp Circuits for Submicron CMOS VLSI,” IEEE Trans. on Electron Devices, vol. 46, No. 1, pp. 173-178, Jan., 1999 (M. D. Ker ED 46). |
Merrill et al., “ESD Design Methodology,” EOS/ESD Symp. Proc, 1993, EOS-15, pp. 233-237. |
S. Dabral et al., “Core Clamps for Low Voltage Technologies,” EOS/ESD Symp. Proc., 1994, EOS-16, pp. 141-149. |
Worley et al., “Sub-Micron Chip ESD Protection Schemes Which Avoid Avalanching Junctions”, EOS/ESD Symp. Proc., 1995, EOS-17, pp. 13-20. |
Voldman et al., “Scaling, Optimization and Design Considerations of Electrostatic Discharge Protection Circuits in CMOS Technology”, EOS/ESD Symp. Proc., pp. 251-260, 1993. |
Amerasekera et al., “The Impact of Technology Scaling of ESD Robustness and Protection Circuit Design”, EOS/ESD Symp. Proc., pp. 237-245, 1994. |
S. Daniels et al., “Process and Design Optimization for Advanced CMOS I/O ESD Protection Devices”, EOS/ESD Symp. Proc., pp. 206-213, 1990. |
Amerasekera et al., “Substrate Triggering and Salicide Effects on ESD Performance and Protection Circuit Design in Deep Submicron CMOS Processes”, IEDM Tech. Dig., 1995, pp. 547-550. |
J. Chen et al., “Design Methodology for Optimizing Gate Driven ESD Protection Circuits in Submicron CMOS Processes,” Proc. of EOS/ESD Sym., pp. 230-239, 1977. |
J. Chen et al., “Design Methodology and Optimization of Gate-Driven NMOS ESD Protection Circuits in Submicron CMOS Processes,” IEEE Trans, on Electron Devices, vol. 45, No. 12, pp. 2448-2456, Dec. 1998. |
W. Anderson et al., “ESD Protection for Mixed-Voltage I/O Using NMOS Transistors Stacked in a Cascode Configuration”, Proc. of EOS/ESD Symp., pp. 54-62, 1998. |