The present application claims priority to the U.S. Provisional Application, Ser. No. 60/303,335, filed Jul. 5, 2001.
Number | Name | Date | Kind |
---|---|---|---|
5465189 | Polgreen et al. | Nov 1995 | A |
5696401 | Mizuno et al. | Dec 1997 | A |
5780905 | Chen et al. | Jul 1998 | A |
5808342 | Chen et al. | Sep 1998 | A |
5825600 | Watt | Oct 1998 | A |
5880488 | Yu | Mar 1999 | A |
5905288 | Ker | May 1999 | A |
5959820 | Ker et al. | Sep 1999 | A |
6233130 | Lin | May 2001 | B1 |
6242763 | Chen et al. | Jun 2001 | B1 |
Entry |
---|
“Fundamentals of ESD, Part Five—Device Sensitivity and Testing,” Jun. 2001, ESD Association, Rome, New York. |
Ker, M., “ESD Protection for CMOS Output Buffer by Using Modified LVTSCR Devices with High Trigger Current,” IEEE Journal of Solid-State Circuits, vol. 32, No. 8, Aug. 1997. |
Roundtree et al., “A Process-Tolerant Input Protection Circuit for Advanced CMOS Processes,” Texas Instrument, Inc., Houston, Texas 77001, 1998 EOS/ESD Symposium Proceedings. |
Number | Date | Country | |
---|---|---|---|
60/303335 | Jul 2001 | US |