Claims
- 1. An ESD protected semiconductor circuit which comprises:
- (a) a terminal;
- (b) a semiconductor device coupled to said terminal; and
- (c) a normally non-operational ESD protection circuit coupled to said terminal, said ESD protection circuit comprising a PNPN semiconductor device including
- (i) a semiconductor region of a first conductivity type having a surface;
- (ii) a first well of conductivity type opposite to said first conductivity type disposed within said region and extending to said surface;
- (iii) a second well of said first conductivity type disposed within said first well, spaced from said region and extending to said surface; and
- (iv) a third well of said opposite conductivity type disposed within said second well, spaced from said first well and said region and extending to said surface;
- (d) said normally non-operational ESD protection circuit being rendered operational under predetermined conditions to protect said semiconductor device; and
- (e) a separate contact region on said surface for each of said region and said first and second wells.
- 2. The circuit of claim 1 wherein said semiconductor device is an MOS transistor.
- 3. The circuit of claim 1 wherein said first conductivity type is p-type.
- 4. The circuit of claim 2 wherein said first conductivity type is p-type.
- 5. The circuit of claim 1 wherein said first conductivity type is n-type.
- 6. The circuit of claim 2 wherein said first conductivity type is n-type.
- 7. An ESD protection circuit comprising a PNPN semiconductor device including:
- (a) a semiconductor region of a first conductivity type having a surface;
- (b) a first well of conductivity type opposite to said first conductivity type disposed within said region and extending to said surface;
- (c) a second well of said first conductivity type disposed within said first well spaced from said region and extending to said surface;
- (d) a third well of said opposite conductivity type disposed within said second well and spaced from said first well and extending to said surface and
- a separate contact region on said surface for each of said semiconductor region and said first and second wells.
- 8. The circuit of claim 7 wherein said first conductivity type is p-type.
- 9. The circuit of claim 7 wherein said first conductivity type is n-type.
- 10. An ESD protection circuit which comprises a PNPN semiconductor device including:
- (a) a semiconductor region of a first conductivity type having a surface;
- (b) three wells disposed in said semiconductor region and extending to said surface, a first of said wells entirely within a second of said wells and the second of said wells entirely within the third of said wells, said third well disposed within said region, said second well being of said first conductivity type and said first and third wells being of opposite conductivity type; and
- (c) a separate contact region on said surface for each of said semiconductor region and said first and second wells.
- 11. The circuit of claim 10 wherein said first conductivity type is p-type.
- 12. The circuit of claim 10 wherein said first conductivity type is p-type.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to Ser. No. 08/302,145, filed Sep. 7, 1994 (TI-18616), the contents of which are incorporated herein by reference.
US Referenced Citations (9)