1. Field
This disclosure relates generally to integrated circuits and, more particularly, to ESD protection for inputs and outputs of integrated circuits.
2. Related Art
Electrostatic discharge (ESD) has been a continuing problem for integrated circuits. ESD generally occurs due to human contact but can be from other sources. In either case, integrated circuits nearly always have some form of ESD protection to reduce the likelihood of the integrated circuit being permanently damaged by an ESD event. These events can be either a positive voltage or a negative voltage relative to an input and/or output (I/O) pad. An ESD event is simulated as a pulse according to one or more of several models. Exemplary models currently in use are the Human Body Model (HBM), the Machine Model (MM), and the Charge Device Model (CDM). The first objective is to provide the specified protection for each I/O pad. Exceeding the specified protection can also be beneficial because the ultimate objective is simply to avoid a failure due to an ESD event. It is desirable that this protection not adversely impact performance which can occur by adding too much capacitance to the I/O pad or otherwise affecting the desired performance of the functional circuit coupled to the I/O pad. Also, it is desirable to avoid requiring excessive chip area for the circuit that is providing the ESD protection. ESD protection can become complex. It can be crowded in the area where the I/O pads are located so space can be at a premium in those locations.
Accordingly, there is a need for ESD protection that improves upon one or more of the issues raised above.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
In one aspect, an ESD protection structure that is coupled to an I/O pad includes an efficient way of providing ESD protection for both positive and negative ESD events. A large commonality of elements is achieved in providing protection for both positive and negative ESD events while achieving ESD protection for the I/O pad. This is better understood by reference to the following specification and drawings.
Shown in
Shown in
In the case of a positive ESD event, which in this described example may be a HBM, MM, or CDM pulse applied at I/O pad 54. This causes avalanche diode 60 to be forward biased causing a PN junction drop which is often called a Vbe drop which thus causes transistor 62 to be conductive. The base of transistor 66 and the first terminal of avalanche diode 64 are held near ground, but due to parasitic resistor 68, some voltage can be maintained at the base of transistor 66. With avalanche diode 60 passing the ESD event voltage, minus a forward biased PN junction drop, to region 42, as the second terminal of avalanche diode 64, through layer 16 and first terminal 48 being held relatively low, avalanche diode 64 breaks down. Thus current is passed through resistor 68 from avalanche diode 64 and transistor 62 to cause transistor 66 to be conductive. With transistor 66 being conductive, most of the current arising from the ESD event passes through transistor 66. As can be seen in
For a negative ESD event analogous to the described positive event, which in this described example may be a HBM, HH, or CDM negative pulse applied at I/O pad 54. Circuit 70, which is the equivalent circuit for this situation, is shown in
The structure shown in
Dimensions of the various features are variable and may be chosen based on the particular performance desired. Important performance issues for transistors and 58 and 66 relate to snap back and trigger voltage (also called breakdown voltage) for avalanche diodes 60 and 64. Layer 14 may be 5 microns thick. Layer 16 may be 2 microns thick. The thickness of regions 22 and 24 may be 1.8 microns. The vertical spacing between layers 22 and 16 may be 1.2 microns. Similarly, the vertical spacing between region 24 and layer 16 may be 1.2 microns. These thicknesses for layers 14 and 16 and regions 22 and 24 are measured vertically as shown in
The semiconductor substrate described herein can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above.
By now it should be appreciated that there has been provided an electrostatic discharge protection structure. The structure includes a first vertical bipolar junction transistor. The structure further includes a second vertical bipolar junction transistor, wherein the second vertical bipolar junction transistor has a common collector with the first vertical bipolar junction transistor and the common collector has a first conductivity. The structure further includes a horizontal bipolar junction transistor wherein a collector of the horizontal bipolar junction transistor has a second conductivity that is a different conductivity than the first conductivity and a base of the horizontal bipolar junction transistor is electrically coupled to the common collector of the first vertical bipolar junction transistor and the second vertical bipolar junction transistor. The structure further includes a first avalanche diode electrically coupled to a base and the collector of the first vertical bipolar junction transistor. The structure further includes a second avalanche diode electrically coupled to a base and the collector of the second vertical bipolar junction transistor. The structure may be further characterized by the base of the first vertical bipolar junction transistor being capable of being one of the emitter and collector of the horizontal bipolar junction transistor. The structure may be further characterized by the base of the second vertical bipolar junction transistor being capable of being one of the collector and emitter of the horizontal bipolar junction transistor. The structure may be further characterized by an anode of the first avalanche diode being part of the base of the first vertical bipolar junction transistor. The structure may be further characterized by the common collector of the first vertical bipolar junction transistor and the second vertical bipolar junction transistor being coupled to a cathode of the first avalanche diode through a first contact region having the first conductivity and being coupled to a cathode of the second avalanche diode through a second contact region having the first conductivity. The structure may be further characterized by an anode of the second avalanche diode being part of the base of the second vertical bipolar junction transistor. The structure may be further characterized by the common collector of the first vertical bipolar junction transistor and the second vertical bipolar junction transistor being coupled to the cathode of the first avalanche diode through a first contact region having the first conductivity and being coupled to the cathode of the second avalanche diode through a second contact region having the first conductivity. The structure may be further characterized by the base of the first vertical bipolar junction transistor comprising a first well having the second conductivity, wherein a first portion of the base of the first vertical bipolar junction transistor is within the first well and a second portion of the base of the first vertical bipolar junction transistor extends outside the first well. The structure may be further characterized by the base of the second vertical bipolar junction transistor comprising a second well having the second conductivity, wherein a first portion of the base of the second vertical bipolar junction is within the second well and a second portion of the base of the second vertical bipolar junction extends outside the second well.
Described also is an electrostatic discharge protection structure. The structure further includes a first bipolar junction transistor having a collector with a first conductivity type and a base. The structure further includes a second bipolar junction transistor having a collector with the first conductivity type and a base, wherein the collector of the first bipolar junction transistor is electrically coupled to the collector of the second vertical bipolar junction transistor. The structure further includes a third bipolar junction transistor, wherein a collector of the third bipolar junction transistor has a second conductivity type, wherein the second conductivity type is different than the first conductivity type and a base of the third bipolar junction transistor has the first conductivity type, wherein the base is electrically coupled to the collector of the first bipolar junction transistor and the collector of the second bipolar junction transistor. The structure further includes a first avalanche diode electrically coupled to the base and the collector of the first bipolar junction transistor. The structure further includes a second avalanche diode electrically coupled to the base and the collector of the second bipolar junction transistor. The structure may be further characterized by the collector of the first bipolar junction transistor and the collector of the second bipolar junction transistor comprising a layer having the first conductivity, wherein the layer is over a substrate having the second conductivity. The structure may be further characterized by the layer being coupled to the cathode of a first avalanche diode and the cathode of a second avalanche diode. The structure may be further characterized by an anode of the first avalanche diode being part of the base of the first bipolar junction transistor and an anode of the second avalanche diode is part of the base of the second bipolar junction transistor. The structure may be further characterized by the layer being coupled to a cathode of the first avalanche diode through a first contact region having the first conductivity and is coupled to a cathode of the second avalanche diode through a second contact region having the first conductivity. The structure may be further characterized by the base of the first bipolar junction transistor comprising a first well having the second conductivity, wherein a first portion of the base is within the first well and a second portion of the base extends outside the first well, and the base of the second bipolar junction transistor comprising second well having the second conductivity, wherein a first portion of the base is within the second well and a second portion of the base extends outside the second well. The structure may be further characterized by the first bipolar junction transistor comprising a first vertical bipolar transistor, the second bipolar junction transistor comprising a second vertical bipolar transistor, and the third bipolar junction transistor comprising a horizontal bipolar transistor.
Also described is an electrostatic discharge protection electrostatic discharge protection structure. The structure includes a first vertical bipolar junction transistor. The structure further includes a second vertical bipolar junction transistor, wherein the second vertical bipolar junction transistor shares a collector with the first vertical bipolar junction transistor and the collector is a buried layer having a first conductivity. The structure further includes a bipolar junction transistor wherein a collector of the horizontal bipolar junction transistor has a second conductivity that is a different conductivity than the first conductivity and a base of the horizontal bipolar junction transistor is electrically coupled to the buried layer. The structure further includes a first avalanche diode electrically coupled to a base and the collector of the first vertical bipolar junction transistor. The structure further includes a second avalanche diode electrically coupled to a base and the collector of the second vertical bipolar junction transistor. The structure may be further characterized by an anode of the first avalanche diode being part of the base of the first vertical bipolar junction transistor and an anode of the second avalanche diode being part of the base of the second vertical bipolar junction transistor. The structure may be further characterized by the base of the first vertical bipolar junction transistor comprising a first well having the second conductivity, wherein a first portion of the base of the first vertical bipolar junction transistor is within the first well and a second portion of the base of the first vertical bipolar junction transistor extends outside the first well, and the base of the second vertical bipolar junction transistor comprising second well having the second conductivity, wherein a first portion of the base the second vertical bipolar junction transistor is within the second well and a second portion of the base the second vertical bipolar junction transistor extends outside the second well. The structure may be further characterized by the base of the first vertical bipolar junction transistor being capable of being one of the emitter and collector of the horizontal bipolar junction transistor.
Because the apparatus implementing the present invention is, for the most part, composed of electronic components and circuits known to those skilled in the art, circuit details will not be explained in any greater extent than that considered necessary as illustrated above, for the understanding and appreciation of the underlying concepts of the present invention and in order not to obfuscate or distract from the teachings of the present invention.
Although the invention has been described with respect to specific conductivity types or polarity of potentials, skilled artisans appreciated that conductivity types and polarities of potentials may be reversed. For example the transistor types would be reversed by reversing the conductivity types used in forming the circuit elements used to achieve the desired function.
Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, a particular ESD event was described but other ESD events may also be applied. Also the avalanche diodes may be implemented as zener diodes. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
The term “coupled,” as used herein, is not intended to be limited to a direct coupling or a mechanical coupling.
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.