Claims
- 1. A semiconductor device, comprising:
(a) a substrate having an active region substrate layer containing an active region of the device; (b) a dielectric layer disposed on the active region substrate layer; (c) a metal active region contact disposed in the dielectric layer over the active region and electrically contacting the active region; and (d) a metal electrostatic discharge (ESD) protection structure disposed in the dielectric layer around the active region contact, wherein the ESD protection structure electrically contacts the active region substrate layer to provide an ESD discharge path for charge on the surface of the dielectric layer.
- 2. The device of claim 1, wherein the ESD protection structure isolates the active region from the majority of the device surface charge.
- 3. The device of claim 1, wherein the ESD protection structure is an essentially circular, closed ESD protection ring substantially centered around the active region contact.
- 4. The device of claim 3, wherein the ESD protection ring isolates the active region from the majority of the device surface charge outside the ESD protection ring.
- 5. The device of claim 1, wherein the active region contact is composed of an ohmic metal and the ESD protection structure is composed of the same metal.
- 6. The device of claim 1, wherein the device is a photodetector.
- 7. The device of claim 6, wherein the photodetector is one of an APD and a PIN photodetector.
- 8. The device of claim 7, wherein:the ESD protection structure is an essentially circular, closed ESD protection ring substantially centered around the active region contact;
the substrate has a substrate thickness; and the radius of the ESD protection ring is approximately equal to the substrate thickness.
- 9. The device of claim 8, wherein:
the active region contact is circular having a radius of approximately 100 μm; the substrate thickness is in the range of approximately 100 to 125 μm; the radius of the ESD protection ring is in the range of approximately 100 to 125 μm; and the width of the ESD protection ring is approximately 10 μm.
- 10. The device of claim 1, wherein the active region comprises a diffused junction region in the active region substrate layer.
- 11. The device of claim 10, wherein:
the device is one of an APD and a PIN photodetector; the active region layer is an n-type layer; the diffused junction region is a p-type diffused junction region; and the active region contact and the ESD protection structure are composed of p-type ohmic contact metal.
- 12. The device of claim 1, wherein the active region contact and the ESD protection structure are fabricated during the same fabrication step during which ohmic contact metal suitable for use as teh active region contact is deposited.
- 13. A method for fabricating a semiconductor device in a substrate having an active region substrate layer containing an active region of the device, comprising the steps of:
(a) disposing a dielectric layer onto the active region substrate layer; (b) using a first mask to create a contact hole in the dielectric layer over the active region and to create an ESD protection opening in the dielectric layer around the contact hole contact; and (c) using a second mask to deposit ohmic contact metallization into the contact hole and into the ESD protection opening to form, respectively, a metal active region contact disposed in the dielectric layer over the active region and electrically contacting the active region and a metal ESD protection structure disposed in the dielectric layer around the active region contact, wherein the ESD protection structure electrically contacts the active region substrate layer to provide an ESD discharge path for charge on the surface of the dielectric layer.
- 14. A semiconductor device fabricated in a substrate having an active region substrate layer containing an active region, in accordance with the following steps:
(a) disposing a dielectric layer onto the active region substrate layer; (b) using a first mask to create a contact hole in the dielectric layer over the active region and to create an ESD protection opening in the dielectric layer around the contact hole contact; and (c) using a second mask to deposit ohmic contact metallization into the contact hole and into the ESD protection opening to form, respectively, a metal active region contact disposed in the dielectric layer over the active region and electrically contacting the active region and a metal ESD protection structure disposed in the dielectric layer around the active region contact, wherein the ESD protection structure electrically contacts the active region substrate layer to provide an ESD discharge path for charge on the surface of the dielectric layer.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional application of U.S. patent application Ser. No. 09/583,699, entitled “ESD Resistant Device”, filed on May 31, 2000 by Derkits et al.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09853699 |
May 2001 |
US |
Child |
10215442 |
Aug 2002 |
US |