In DC-DC buck converters, the output capacitor Equivalent Series Resistance (ESR) introduces a left-hand plane zero in converter's transfer function. The zero influences the loop response therefore must be taken into account in compensator design. Otherwise, the system could suffer from low speed, less phase margin or even instability. Since the end customers may use different types of capacitors, the ESR value is not always known/certain during the board design phase. Even for capacitors with known ESRs, their values vary significantly due to tolerances and temperature. Therefore, the application engineers usually have to go through a tedious process of reconfiguring the compensation networks iteratively.
Digital control of dc-dc switch mode power supply has gradually matured over the past 10 years. One of the most attractive features of digital control is the online system identification and auto-compensation. Component variations of the power stage are identified and compensator is redesigned/retuned accordingly to achieve the desired dynamic response. Most of the existing Process Identifier (PID) auto-tuning methods focus on identifying the power stage corner frequency. Another important variable, capacitor ESR zero frequency, is seldom considered or modeled.
In one prior art system, PID compensator design is based on a complete frequency domain identification including the ESR zero. However, the method requires open-loop operation and heavy computations. Therefore, it is not suitable for online operation in low-power cost-effective applications.
One embodiment of the present invention is a method for estimating and compensating the zero in power stage transfer function introduced by the capacitor ESR. The ESR zero can be estimated by online measuring the output voltage ripple. A PID compensator can be updated based on the identified zero to avoid stability problems.
A digitally controlled DC-DC converter 100 can comprise a power stage 102 including at least one switch 104 and 105 and an output capacitor 106. A digital controller 108 can control the switching of the at least one switch. The digital controller can include logic to produce an indication related to a zero resulting from the ESR of the output capacitor 106 and to update the control of the switching of the switch in the power stage based on the indication.
In one embodiment, an ESR zero identification block 110 can determine the indication of the zero resulting from the ESR of the output capacitor 106.
The indication can be an estimate of the total ESR times the capacitance value (RESRC). The indication could alternately be an estimate of the RESR value, an estimate of the ESR zero, or an estimate of the ESR zero frequency.
A PID 112 can use the indication to update the control operations of the digital controller 108.
The digital controller 108 can produce an estimate of an output voltage ripple resulting from the ESR of the output capacitor. The output voltage of the power stage can be sampled at least twice during a duty cycle period to determine the estimate of the output voltage ripple. The duty cycle period can be increased to obtain the estimate of the output voltage ripple or a high sampling rate ADC can be used.
The estimate of the output voltage ripple can be used along with an LC estimate value to produce an estimate of the zero resulting from the equivalent series resistance of the output capacitor.
The LC estimate value can be calculated by the digital controller using LCO identification block 114 or a stored value for the LC estimate can be used.
The power stage can be a buck converter or some other type of circuit.
In one embodiment, an estimate of the equivalent series resistance is calculated from an estimate of an RESRC value.
The buck converter shown in
It can be seen that the ESR zero in equation (1) is located at the radian frequency of
Next, we show how the product RESRC can be obtained from measurements.
Since the output voltage ripple is closely correlated with RESR it can be used to acquire information about the ESR zero. The amplitude of the ripple can be expressed as:
ΔVrip=√{square root over ((ΔVESR2+ΔVC2))} (2)
where it can be decomposed into two parts, contribution from RESR, ΔVESR and that from the capacitor, ΔVc. They can be further expressed as follows:
where D is the steady state duty-ratio, ΔI the inductor current ripple, Ts the switching cycle.
Equation (2) can be obtained from phasor analysis where the two ripple components, ΔVESR and ΔVC, are approximated to be 90 degree out of phase. If the total voltage ripple is dominated by the contribution from ESR, i.e. ΔVrip≈ΔVESR, we can use the measured ripple amplitude to backward calculate RESR and ESR zero frequency,
as shown in the equation below:
Note that only the accurate knowledge of the product of LC is required in (5). Fortunately, LC product can be obtained by measuring intentionally introduced small oscillations at power stage corner frequency.
Let us now show the condition for ΔVESR to dominate in (2). From equation (3) and (4) it is clear that this condition would require that the ratio of
is greater than 1. By using equations (3-4), this condition can be expressed further in terms of frequency relations as follows:
This condition indicates that the switch frequency of the converter, fs, needs to be at least 4/π times or higher than that of the ESR zero frequency so that the ripple will be dominated by ΔVESR. In other words, the ripple measurement reflects only the fESR less than fs. In fact, when fESR is higher than half of fs its influence on the digital control loop is negligible.
Based on the above analysis, identifying ESR zero up to half of the switching frequency is of the most interest. To obtain higher measurement accuracy, the switching frequency during identification can be reduced to half of the switching frequency. Halving the frequency also allows for the sampling of the output voltage twice per cycle using the same ADC 116 as in the normal operation.
A proposed discrete-time PID has the form shown below:
where a pole at an identified ESR zero will be introduced to the original PID design, PIDorg(z), which has a pole at z=0 meaning a one cycle delay or an equivalent s-plane pole at ½·fsw. This is equivalent to introduce a lead-lag filter having transfer function:
The dc gain can be unchanged to ensure the specified bandwidth. Using final value theorem, at s=0 or z=1, the gain of the filter should remain 1, which means
The transformation of ESR zero to discrete domain can be simply performed using pole matching equivalence that is
Again, a look-up table can be employed to perform this transformation in such a low-cost controller. A comparison of loop frequency response using different PID designs is shown in
A Field-Programmable Gate Array (FPGA) based prototype has been built around a 12V-1.5V 500 kHz 10 W buck converter. A complete system identification test is shown in
Phase 2 can also be run independently given that a rough knowledge of LC is known a priori. In the case of
In another scenario, when output capacitors have large ESR, or low frequency ESR zero, larger output ripple is measured in
The foregoing description of preferred embodiments of the present invention has been provided for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many embodiments were chosen and described in order to best explain the principles of the invention and its practical application, thereby enabling others skilled in the art to understand the invention for various embodiments and with various modifications that are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims and their equivalents.
This application claims priority from the following application, which is hereby incorporated in its entirety: U.S. Provisional Application No. 61/083,398 entitled: “ESR ZERO ESTIMATION AND AUTO-COMPENSATION IN DIGITALLY CONTROLLED BUCK CONVERTERS”, by Zhenyu Zhao, et al., filed Jul. 24, 2008.
Number | Name | Date | Kind |
---|---|---|---|
5668464 | Krein et al. | Sep 1997 | A |
6181120 | Hawkes et al. | Jan 2001 | B1 |
6784644 | Xu et al. | Aug 2004 | B2 |
6940189 | Gizara | Sep 2005 | B2 |
7088012 | Gizara | Aug 2006 | B2 |
7245512 | Leung et al. | Jul 2007 | B2 |
7319312 | Leung et al. | Jan 2008 | B2 |
7459893 | Jacobs | Dec 2008 | B2 |
7902800 | Jain et al. | Mar 2011 | B2 |
7923974 | Martin et al. | Apr 2011 | B2 |
20020118000 | Xu et al. | Aug 2002 | A1 |
20060022214 | Morgan et al. | Feb 2006 | A1 |
20060023479 | Leung et al. | Feb 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20100117615 A1 | May 2010 | US |
Number | Date | Country | |
---|---|---|---|
61083398 | Jul 2008 | US |