| Joshi, Robindra B. et al., “WP 4.2: A 100MHz, 5MBaud QAM Decision-Feedback Equalizer for Digital Television Applications” 1994 IEEE International Solid-State Circuits Conference, ISSCC94/Session 4/Video and Communication Signal Processors/Paper WP 4.2 pp. 68-69. |
| Martin, James et al., “Local Area Networks Architectures and Implementations” Second Edition, 1994, pp. 167-170, 204. |
| Razavi, Behzad, “Monolithic Phase-Locked Loops and Clock Recovery Circuits—Theory and Design” IEEE Press, 1996, Tutorial pp. 2-7. |
| Anderson, John B., “Digital Transmission Engineering” IEEE Press, 1999, Synchronization—Chapter 4, pp. 193-196. |