The invention relates generally to a sigma delta modulator (SDM) and, more particularly, to excess loop delay (ELD) for an SDM.
Turning to
Some other conventional circuits are: U.S. Pat. Nos. 5,729,230 6,414,615; 7,405,687; and U.S. Pat. No. 7,880,654.
An embodiment of the present invention, accordingly, provides an apparatus. The apparatus comprises an adder having a first input and a second input, wherein the adder determines a difference between the first and second inputs; an integrator having an input and an output, wherein the input of the integrator is coupled to the adder; a first comparator having an input and an output, wherein the input of the first comparator is coupled to the output of the integrator, and wherein the first comparator is clocked by a first clock signal; a second comparator having an input and an output, wherein the input of the second comparator is coupled to the output of the first comparator, and wherein the second comparator is clocked by a second clock signal; a latch having an input and an output, wherein the input of the latch is coupled to the output of the second comparator, wherein the latch is clocked by the first clock signal; a track-and-hold (T/H) circuit having an input and an output, wherein the input of the T/H circuit is coupled to the output of the second comparator, and wherein the output of the T/H circuit is coupled to the input of the first comparator, and wherein the T/H circuit is controlled by the second clock signal; and a digital-to-analog converter (DAC) having an input and an output, wherein the input of the DAC is coupled to the output of the latch, and wherein the output of the DAC is coupled to the second input of the adder.
In accordance with an embodiment of the present invention, the second clock signal is an inverse of the first clock signal.
In accordance with an embodiment of the present invention, the inputs and outputs of each of the adder, integrator, comparator, latch, T/H circuit, and DAC are differential.
In accordance with an embodiment of the present invention, the adder further comprises a pair of nodes.
In accordance with an embodiment of the present invention, the T/H circuit further comprises a T/H cell having: a pair of input switches that are activated and deactivated by the second clock signal and that are coupled to the output of the comparator; and a current steering circuit that is coupled to the input of comparator and the pair of input switches.
In accordance with an embodiment of the present invention, the current steering circuit further comprises: a pair of transistors, wherein each transistor is coupled to the input of the comparator, and wherein each transistor is coupled to at least one of the pair of input switches; and a current source that is coupled to each of the transistors.
In accordance with an embodiment of the present invention, each transistor further comprises an NMOS transistor.
In accordance with an embodiment of the present invention, the comparator further comprises a plurality of latched comparators arranged as a flash analog-to-digital converter (ADC).
In accordance with an embodiment of the present invention, an apparatus is provided. The apparatus comprises an integrator pipeline having a plurality of stages coupled in series with one another, wherein each stage includes: an adder; an integrator that is coupled to the adder; and a DAC that is coupled to the adder; a first comparator having an input and an output, wherein the input of the first comparator is coupled to the output of the integrator pipeline, and wherein the first comparator is clocked by a first clock signal; a second comparator having an input and an output, wherein the input of the second comparator is coupled to the output of the first comparator, and wherein the second comparator is clocked by a second clock signal; a latch having an input and an output, wherein the input of the latch is coupled to the output of the comparator, and wherein the output of the latch is coupled to the DAC from each stage, wherein the latch is clocked by the first clock signal; a T/H circuit having an input and an output, wherein the input of the T/H circuit is coupled to the output of the second comparator, and wherein the output of the T/H circuit is coupled to the input of the first comparator, and wherein the T/H circuit is controlled by the second clock signal.
In accordance with an embodiment of the present invention, the inputs and outputs of each of the adder, comparator, latch, and T/H circuit are differential.
In accordance with an embodiment of the present invention, the comparator further comprises a plurality of latched comparators arranged as a flash ADC, and wherein the output of the comparator further comprises a plurality of outputs.
In accordance with an embodiment of the present invention, a method is provided. The method comprises integrating an analog signal with an integrator to generate an integrated analog signal; comparing, in synchronization with a first clock signal and a second clock signal, the integrated analog signal to a reference voltage with a plurality of comparators to generate a comparator output signal; generating a feedback current, in synchronization with the second clock signal, from the comparator output signal; providing the feedback current back to at least one of the comparators; latching the comparator output signal in synchronization with the first clock signal to generate a latched output signal; converting the latched output signal to a feedback analog signal; and determining a difference between the analog signal and the feedback analog signal.
In accordance with an embodiment of the present invention, the comparator output signal further comprises a plurality of comparator output signals, and wherein the reference voltage further comprises a plurality of reference voltages, and wherein the step of comparing further comprises comparing the integrated analog signal to each of the reference signals to generate the plurality of comparator output signals.
In accordance with an embodiment of the present invention, the step of amplifying further comprises: actuating a plurality of switched in synchronization with the second clock signal, wherein each switch is associated with at least one of the comparator output signals; and applying each of the comparator output signal to at least one of a plurality of current steering circuits.
The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and the specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Refer now to the drawings wherein depicted elements are, for the sake of clarity, not necessarily shown to scale and wherein like or similar elements are designated by the same reference numeral through the several views.
To understand some of the problems associated with SDM 100, an analysis of the performance can be performed. Since SDM 100 is a continuous time SDM, there is an inherent difficulty in analyzing its performance because sampling is performed within the feedback loop of the SDM 100. Thus, a discrete time SDM equivalent model, as shown in
G(z)=Z{h(t)*hd(t)|t=nTs} (1)
where h(t) and hd(t) are the impulse responses (in the time domain) associated with the H(s) and Hd(s) blocks, respectively, and where the Ts is the sample period (which is assumed to be equal to 1 as an example and for the sake of simplicity.
Turning to
g1(t)=h1(t)*hDAC(t), (2)
which can be seen in
Under the circumstances where the end of the DAC pulse is less than one sampling period Ts (i.e., 0≦α<1, α<β≦1), the resulting impulse response G1(z) (in the z-domain) for the loop of
yielding a noise transfer function NTF(z) of:
Thus, to achieve a desired noise transfer function NTF(z) of 1−z−1, the feedback f1 would be:
When the end of the DAC pulse exceeds one sampling period Ts (i.e., 0<α<1, β>1), the resulting impulse response G1(z) (in the z-domain) for the loop of
yielding a noise transfer function NTF(z) of:
where no feedback f1 satisfies the condition of having the noise transfer function NTF(z) to be 1−z−1 because the order of the impulse response G1(z) for the loop of
To address this issue, an additional feedback f2 can be introduced prior to the comparator (as shown in
g2(t)=hDAC(t), (9)
which can be seen in
G2(z)=1, (9)
This means that the total noise transfer function NTF(z) (in the z-domain) is:
So, to achieve a desired noise transfer function NTF(z) of 1−z−1, the feedbacks f1 and f2 would be:
Where the end of the DAC pulse is less than one sampling period Ts such that 0<α<1 and α<β≦1, the resulting impulse response G2(z) (in the z-domain) for the “inner loop” of
G2(z)=0, (13)
which would again lead to the feedbacks f1 and f2 being:
As it can be directly observed, because feedback f2 is zero, no information is provided by the “inner loop” when the end of the DAC pulse is less than one sampling period Ts. This means that the “inner loop” of
For the case where the end of the DAC pulse exceeds one sampling period Ts, however, the “inner loop” does provide information to allow for compensation. For this case, the resulting impulse response G2(z) (in the z-domain) for “inner loop” of
G2(z)=z−1, (16)
yielding a total noise transfer function NTF(z) (in the z-domain) of:
To achieve a desired noise transfer function NTF(z) of 1−z−1, the feedbacks f1 and f2 would be:
Thus, feedback f2 provides an extra degree of freedom that allows for compensation of the delay within the “outer loop” of
A problem with this arrangement, however, is that the SDM of
Turning now to
Generally, at the end of a half-cycle of the clock signal CLK, the comparators 204 and 206 do not provide fully resolved digital signals, so, when the inverse of the clock signal or clockbar signal
Turning to
Having thus described the present invention by reference to certain of its preferred embodiments, it is noted that the embodiments disclosed are illustrative rather than limiting in nature and that a wide range of variations, modifications, changes, and substitutions are contemplated in the foregoing disclosure and, in some instances, some features of the present invention may be employed without a corresponding use of the other features. Accordingly, it is appropriate that the appended claims be construed broadly and in a manner consistent with the scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
4982827 | Seitz et al. | Jan 1991 | A |
5652586 | Chuh et al. | Jul 1997 | A |
5729230 | Jensen et al. | Mar 1998 | A |
5768321 | Watanabe et al. | Jun 1998 | A |
5917369 | Nguyen | Jun 1999 | A |
5995538 | Lomp | Nov 1999 | A |
6088255 | Matsuzaki et al. | Jul 2000 | A |
6175586 | Lomp | Jan 2001 | B1 |
6414615 | Cheng | Jul 2002 | B1 |
7405687 | Mitteregger et al. | Jul 2008 | B2 |
7880654 | Oliaei et al. | Feb 2011 | B2 |
8228105 | McLeod et al. | Jul 2012 | B2 |
Entry |
---|
“A 20mW 61dB SNDR (60MHz BW) 1b 3rd-Order Continuous-Time Delta-Sigma Modulator Clocked at 6GHz in 45nm CMOS,” IEEE International Solid-State Circuits Conference, 2012, pp. 21-23 (Srinivasan, et al.). |
Number | Date | Country | |
---|---|---|---|
20130063291 A1 | Mar 2013 | US |