1. Field of the Invention
The present invention relates to semiconductor photodiodes, and in particular, to the structures of high performance, back-illuminated photodiode arrays and the methods of fabricating such structures.
2. Prior Art
Conventional photodiode array structures are based on either front illuminated or back illuminated technologies.
Each of the two approaches—the front illuminated and back illuminated structures—has its own advantages and disadvantages. For example, traditional front illuminated structures like that shown in
Back illuminated structures reported recently by several companies take advantage of solder bump technology to electrically connect elements of the array to an external substrate or PC board using the contacts (bumps) on the front surface of the structure. By utilizing solder bump technology, the metal interconnects, which usually reside on top of the active surface between the adjacent elements openings, may be moved to the substrate or PC board upon which the chip is mounted. Such an approach allows minimizing the gaps between adjacent elements of the array, at the same time allowing a virtually unlimited total number of elements. However, several drawbacks of the previously reported back illuminated structures limit their application:
Summarizing, such parameters as the leakage current, shunt resistance, cross-talk, spectral sensitivity, and temporal response are of main concern for the prior art of back illuminated structures. Additionally, the handling of thin wafers (<50 μm thickness) in the wafer fabrication process is a matter of great concern by itself, and would become increasingly important with the further decrease of the wafer thickness.
The main ideas of the invention are demonstrated by the accompanying drawings, in which:
a and 1b are schematic cross sections of typical, conventional prior art structures for the front illuminated photodiode arrays and back illuminated photodiode arrays, respectively.
a through 4c illustrate sequential steps of a method for fabricating electrodes of a thin wafer photodiode array structure in accordance with the present invention.
The objectives of the present invention include:
1) To provide a multiple element, back side illuminated 2D-photodiode array with a superior performance of all elements;
2) To provide a fabrication method for the back side-illuminated photodiode array on an ultra thin wafer.
It is therefore an object of this invention to provide a structure for silicon multi-element, 2-D photodiode arrays having greatly improved characteristics over prior art arrays, making it useful in such applications as CT scanner applications, etc.
Another object is to provide a method of fabricating Si devices on ultra thin wafers, which method can be suitable for fabrication of flip-chip, multi-element, 2-dimensional arrays of silicon photodiodes.
These and other objects of the present invention will become apparent from the following disclosure. In this disclosure, first preferred embodiments of finished diode arrays will be described, and then the preferred method of fabricating the arrays will be described.
The material resistivity, thickness of the wafer/die, dopants concentrations and doses, and diffusion conditions are preferably chosen to satisfy the following requirements:
An example of a real structure built using a n-type bulk Si with the resistivity of approximately 400 ohm-cm is shown schematically in
The first electrode diffusion 2 may overlap with the second electrode diffusion 8 close to the front surface of the die as shown in
Thus, exemplary representative diffusion profiles of the first electrode 2 and second electrode 8 are shown in
Such a structure may be fabricated starting with a thicker substrate (for example 300 μm) for structural stiffness and integrity during the processing, using three masking steps:
The array is then reduced in thickness by grinding the back side of the array, preferably to provide a substrate thickness of under approximately 50 μm, and more preferably to approximately 30 μm. The final thickness achieved, of course, is preferably selected in accordance with the resistivity of the substrate and the depth of the first electrode diffusion so that the diffusion is spaced away form the back side of the substrate an amount that approximately equals the depletion depth for the substrate material at zero bias. Then a blanket implant of the first conductivity type is made to the back side of the wafer, which implant improves both the charge collection efficiency and DC/AC electrical performance of the photodiode arrays. Activation of the implant does not significantly alter the first and second electrode diffusions. Alternatively, a diffusion for the back side could be used if desired. The blanket implant is quite thin compared to the depletion region, with the depletion region extending into, but not through, the blanket implant in the final array.
An ideal flatness of the back side surface of the die is very important for many applications, e.g., for CT scanners that require attaching of a scintillator crystal to the back side of the photodiode array. To help satisfy this requirement, the oxide layer 12 is evenly patterned and the metal pads 14 contacting the first electrode 2 and second electrode 8 are evenly spaced across the surface of the die 16 and made the same size to provide identical ball bumping conditions throughout the wafer (see
The present invention photodiode arrays exhibit very low cross talk because of the excellent isolation of each pixel. Also, because of the small depletion volume, the arrays exhibit low noise and low temperature sensitivity. When used in X-ray systems, they exhibit low radiation damage, and have thermal characteristics similar to scintillators to which they will are mounted. The technique of using a deep diffusion in conjunction with a thin substrate for making electrical contact to the back side of the substrate may, of course be used in other semiconductor devices. While the deep diffusion in the preferred embodiment is of the same conductivity type as the substrate, this is not a limitation of the invention, as the deep diffusion may be of the opposite conductivity type, if desired.
While preferred exemplary embodiments of the present invention have been disclosed herein, such disclosure is only for purposes of understanding the exemplary embodiments and not by way of limitation of the invention. It will be obvious to those skilled in the art that various changes in fabrication process and structure of the photodiode arrays may be made without departing from the spirit and scope of the invention, as set out in the full scope of the following claims.
This application is a divisional of U.S. patent application Ser. No. 10/606,053, filed Jun. 25, 2003 now U.S. Pat. No. 6,762,473.
Number | Name | Date | Kind |
---|---|---|---|
4144096 | Wada et al. | Mar 1979 | A |
5072312 | Schwarzbauer et al. | Dec 1991 | A |
5075748 | Hisa | Dec 1991 | A |
5538564 | Kaschmitter | Jul 1996 | A |
5670383 | Piccone et al. | Sep 1997 | A |
6111305 | Yoshida et al. | Aug 2000 | A |
6184100 | Arai | Feb 2001 | B1 |
6426991 | Mattson et al. | Jul 2002 | B1 |
6504178 | Carlson et al. | Jan 2003 | B1 |
6653164 | Miida | Nov 2003 | B1 |
6933489 | Fujii et al. | Aug 2005 | B1 |
20020020846 | Pi et al. | Feb 2002 | A1 |
20020058353 | Merrill | May 2002 | A1 |
20020148967 | Iwanczyk et al. | Oct 2002 | A1 |
20030209652 | Fujii et al. | Nov 2003 | A1 |
20040104351 | Shibayama | Jun 2004 | A1 |
20040129992 | Shibayama | Jul 2004 | A1 |
Number | Date | Country | |
---|---|---|---|
20040262652 A1 | Dec 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10606053 | Jun 2003 | US |
Child | 10863558 | US |