Claims
- 1. A method of fabricating dielectrically isolated integrated circuit devices, comprising the following steps:
- (i) forming a plurality of isolation regions in a monocrystalline silicon substrate by ion implantation;
- (ii) forming a first plurality of subcollector regions in said substrate by ion implantation;
- (iii) forming, by ion implantation, a second plurality of subcollector regions of a second conductivity type different from said first conductivity type, said second plurality of subcollector regions having said isolation regions formed thereunder;
- (iv) growing an oxide layer over said substrate after said step (ii), wherein said step (i) and said forming of said second plurality of subcollectors in said step (iii) are performed after said step (iv);
- (v) etching first regions in said oxide layer over at least said first plurality of subcollector regions such that at least portions of said first plurality of subcollector regions are exposed; and
- (vi) forming NPN and PNP transistors in said first regions, wherein remaining portions of said oxide layer between adjacent ones of said first regions constitute interdevice isolation regions.
Parent Case Info
This application is a division of application Ser. No. 106,210, now U.S. Pat. No. 4,908,691 which is a division of application Ser. No. 793,612, now U.S. Pat. No. 4,728,624.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2547954 |
Jun 1983 |
FRX |
60-21560 |
Feb 1985 |
JPX |
60-113435 |
Jun 1985 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Dumke, IBM Tech. Disc. Bull., vol. 22, No. 7 (Dec., 1979), pp. 2946-2947. |
IBM Technical Disclosure Bulletin, vol. 22, No. 7, Dec., 1979, pp. 2749-2750, "Self-Aligned Recessed Oxide Isolation Process/Structure to Minimize Bird's Beak Formation". |
Japanese Patent Abstract, vol. 8, No. 119 (E-248)(1556), Jun. 5, 1984; JP-A-59 33846, JP-A-59 33847. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
106210 |
Oct 1987 |
|
Parent |
793612 |
Oct 1985 |
|