This is a National Phase of International Application No. PCT/SG2006/000254, filed on Sep. 1, 2006, which claims priority from Singaporean Patent Application No. SG200506301-1, filed on Sep. 29, 2005.
This invention relates to the fabrication of semiconductor devices for fight emission and refers particularly, though not exclusively, to the fabrication of such semiconductor devices on a sapphire substrate.
GaN semiconductor devices such as, for example, light emitting diodes (“LEDs”), laser diodes, photodetectors, transistors, switches, and so forth, are widely used in many applications. Well known applications include, but are not limited to, traffic signals, mobile telephone display backlighting, liquid crystal display (“LCD”) back lighting, flash lights for cameras, and so forth. The fabrication of gallium nitride semiconductors for use as LEDs, laser diodes or lighting, gives relatively tow productivity. Also, known techniques result in semiconductor devices with a light output that is not optimised.
In accordance with a first preferred aspect there is provided a semiconductor device for light emission comprising;
The at least one seed layer may also comprises a diffusion barrier for providing a barrier to diffusion of a layer applied to it from diffusing into at least one of the p-type layer, the active layer and the n-type layer.
According to a second preferred aspect there is provided a semiconductor device for light emission comprising:
For the second aspect the at least one seed layer may also comprise a material for providing a buffer for differential thermal expansion of the outer layer and the light reflecting layer.
For both aspects the at least one seed layer may comprise a plurality of seed layers, the plurality of seed layers comprising a first seed layer of reflective material, and haying a first co-efficient of thermal expansion, and a second seed layer of a second material having a second coefficient of thermal expansion. The second co-efficient of thermal expansion may be greater than the first co-efficient of thermal expansion.
The n-type layer may comprise an array of an n-type metal. The outer layer and the array of n-type metal may comprise the terminals of the semiconductor device.
According to a third preferred aspect there is provided a semiconductor device for light emission comprising a plurality of epitaxial layers, the plurality of epitaxial layers comprising:
The plurality of seed layers may comprise a first seed layer of reflective material and having a first co-efficient of thermal expansion, and a second seed layer of a second material having a second co-efficient of thermal expansion; the second co-efficient of thermal expansion being greater than the first co-efficient of thermal expansion.
For all three aspects, between the first seed layer and the second seed layer there may be at least one intermediate seed layer of at least one intermediate material having a intermediate co-efficient of thermal expansion, the intermediate co-efficient of thermal expansion being greater than the first co-efficient of thermal expansion and less that the second co-efficient of thermal expansion. The outer layer may be of the second material. The reflective material, the second material and the intermediate material may ail be different. The intermediate material may be the diffusion barrier for preventing the second material diffusing into the epitaxial layers. The outer layer may be relatively thick and may be for at least one of: a structural support, a heat sink, a heat dissipater, a current dissipater, and as a terminal, for the semiconductor device. The array may comprise a central portion, an outer portion, and a joining portion connecting the central portion and the outer portion; the outer portion and the joining portion being for current dissipation. The semiconductor device may be a gallium nitride semiconductor device; and the outer layer may be of the second material.
According to a fourth preferred aspect there is provided method for fabrication of a semiconductor device for light emission, the method comprising:
One of the plurality of seeds layers may be a diffusion barrier for providing a barrier to diffusion of a layer applied to it from diffusing into the p-type layer.
According to a fifth preferred aspect there is provided a method for fabrication of a semiconductor device for light emission, the method comprising:
The at least one seed layer may comprise a plurality of seed layers, a first seed layer being of a first material that is light reflective and has a first co-efficient of thermal expansion; and forming on the first seed layer a second seed layer of the plurality of seed layers, the second seed layer being of a second material that has a second so-efficient of thermal expansion, the second co-efficient of thermal expansion being greater than the first co-efficient of thermal expansion.
For the fourth and fifth aspects the method may further comprise forming an outer layer on the second seed layer, the outer layer being relatively thick and being for at least one selected from the group consisting of: a structural support, a heat sink, a heat dissipater, a current dissipater, and as a terminal, for the semiconductor device. An array of an n-type metal may be formed on an n-type metal layer of the plurality of epitaxial layers. The array and the outer layer may be the terminals of the semiconductor device.
According to a sixth preferred aspect there is provided a method of fabricating a semiconductor device for light emission comprising a plurality of epitaxial layers, the method comprising:
The first seed layer may be of a reflective material and has a first co-efficient of thermal expansion, the method preferably further comprising forming on the first seed layer a second seed layer of a second material having a second co-efficient of thermal expansion; the second co-efficient of thermal expansion being greater than the first co-efficient of thermal expansion.
The methods may further comprise forming at least one intermediate seed layer on the first seed layer before the second seed layer is formed, the at least one intermediate seed layer being of at least one material having an intermediate co-efficient of thermal expansion that is greater than the first co-efficient of thermal expansion and less than the second co-efficient of thermal expansion. The outer layer may be of the second material. The reflective material, the second material and the intermediate seed layer material may all be different. The semiconductor device may be a gallium nitride semiconductor device.
According to a seventh preferred aspect them is provided a method of fabricating a semiconductor device for light emission comprising a plurality of epitaxial layers mounted on a substrate, the method comprising:
The method may further comprise: prior to separation forming at least one seed layer on the plurality of epitaxial layers, and forming an outer layer on the at least one seed layer, the outer layer being relatively thick and being for at least one selected from the group consisting of: a structural support, a heat sink, a heat dissipater, a current dissipater, and as a terminal, for the semiconductor device.
After the at least one seed layer is formed, and before the outer layer is formed on the at least one seed layer, the following steps may be performed:
After step (d) and before the outer layer is formed, a pattern of thick resists may be applied to the at least one seed layer, the outer layer being formed between the pattern of thick resists. The outer layer may also be formed over the pattern of thick resists. The outer layer may be polished subsequent to separation. The oxide layer may be silicon dioxide.
Subsequent to separation of the substrate, the following steps may be performed:
In order that the present invention may be fully understood and readily put into practical effect, there shall now be described by way of non-limitative example only preferred embodiments of the present invention, the description being with reference to the accompanying illustrative drawings. in the drawings;
a) is a non-scale schematic, cross-sectional view of a semiconductor at a thirteenth stage in the fabrication process;
b) is a bottom view of the semiconductor of
a) is a non-scale schematic, cross-sectional view of a semiconductor at a fourteenth stage in the fabrication process;
b) is a bottom view of the semiconductor of
a) is a non-scale schematic, cross-sectional view of a semiconductor at a fifteenth stage in the fabrication process;
b) is a bottom view of the semiconductor of
sixteenth stage in the fabrication process;
a) is a non-scale schematic, cross-sectional view of a semiconductor at a seventeenth stage in the fabrication process; and
b) is a bottom view of the semiconductor of
The GaN devices described below are fabricated from epitaxial wafers that consist of a stack of thin semiconductor layers (called epitaxial layers) on a sapphire substrate. The composition and thickness of the epitaxial layers depends on the wafer design, and determine the light color (wavelength) of light that will be emitted by the devices that are fabricated from the wafer. Usually a thin buffer layer is first deposited on the sapphire substrate with a thickness often in the range 10 to 30 nm, and can be either AlN or GaN. In this specification this layer is not described or illustrated. On top of the thin buffer layer, other layers made of GaN, AlGaN, InN, InGaN, AlGalnN, and so forth, are deposited. To achieve high wafer quality, n-type layers are often deposited on the buffer layer, followed by an unintentionally doped active region. Finally, p-type doped layers are deposited. The active region is usually a double heterostructure made of a single quantum well, or multiple quantum wells and is for light generation. But it may be in other forms such as, for example, quantum dots, The deposition of epitaxial layers is usually by metal organic chemical vapor deposition (“MOCVD”) or molecular beam epitaxy (“MBE”). The thickness of the epitaxial layers is in the range from a few nanometers to a few microns.
To first refer to
The p-type Layer 1 is relatively thin—normally no more, but preferably less, than 1 micron.
A layer 7 of silicon dioxide (SiO2) is deposited over the remaining p-metal layer portions 5 and the P-type GaN layer 1 (
As shown in
As shown in
The SiO2 layer 7 of
The third resist layer 6(c) is then removed and seed layer deposition follows, as is shown in
The coefficients of thermal expansion of the seed layers may be different from that of GaN which is 3.17. While the thermal expansion coefficients of the Ohmic contact layers (Ni and Au) are also different from that of GaN (they are 14.2 and 13.4 respectively), they are relatively thin (a few nanometers) and do not pose serious stress problems to the underlining GaN epitaxial layers. However, plated copper to be added later may be as thick as hundreds of microns and thus may cause severe stress problems. Thus, the seed layers can be used to buffer the stress. This may be by one or more of:
In the case of graded thermal coefficients, that of the first layer 11 preferably less than that of the second layer 10, and that of the second layer is preferably less than that of the third layer 9. For example, the first layer 11 may be chromium with a coefficient of thermal expansion of 4.9, the second layer 10 may be tantalum with a coefficient of thermal expansion of 8.3, and the third layer 9 may be copper with a coefficient of thermal expansion of 16.5. In this way the coefficients of thermal expansion are graded from the SiO2 layer 8 and GaN layer to the outer, copper layer 9. An alternative is to have coefficients of expansion that differ such that at the temperatures concerned, one metal layer expands while another contracts,
If the outer, copper layer 8 was applied directly to the SiO2 layer 8 and P-metal layer 5, the differences in their thermal expansion rates may cause cracking, separation, and/or failure. By depositing a plurality of seed layers 11, 10 and 9 of different materials, particularly metals each having a different coefficient of thermal expansion, the stresses of thermal expansion are spread through the layers 11, 10 and 9 with the resultant lower likelihood of cracking, separation and/or failure. The first seed layer 11 should be of a material with a relatively low coefficient of thermal expansion, whereas the final layer 9 may have a higher coefficient of thermal expansion, if there are intermediate layer(s) 10, the intermediate layer(s) should have coefficient(s) of expansion between those of layers 11 and 9, and should be graded from that of the first layer 11 to that of the final layer 9. There may be no intermediate layer 10, or there may be any required or desired number of intermediate layers 10 (one, two, three and so forth).
Alternatively, the seed layers 9, 10 and 11 may be replaced by a single layer of dielectric such as, for example, AlN with vias or holes therethrough to enable the copper layer 9(a) to connect to the p-type metal layer 5.
For patterned plating of a relatively thick metal such as copper that will serve as the new substrate and heatsink after the removal of the original substrate 4, a pattern of thick resists 12 is applied to the outer, copper seed layer 9 by standard photolithography (
Alternatively, before the application of the thick resists 12, the outer, seed copper layer 9 may be partially etched in the center of the street between the mesas for the formation of the thick photoresists 12 (
The removal or lift-off of the sapphire substrate 9 then takes place (
After the removal of the original substrate 4, the thickly plated metal 9(a) acts as: the new mechanical support; and during operation of the semiconductor device is able to act as one or more of; a heat sink, a heat dissipater, a terminal for the p-type layer 1, and as a current dissipater. As the p-type layer 1 is relatively thin, the heat generated in active layer 2 is more easily able to be conducted to the thick layer 3(a).
As shown in
Alternatively, the lowermost surface 13 of the n-type layer 3 may be cleaved at locations in alignment with the photoresists 12 and the dies separated. This is of advantage for laser diodes as the exposed side surfaces of the n-type layer 3 are substantially parallel, thus causing a large amount of total internal reflection. This acts as a light amplification system for improved, and directed, light output.
Pad etching takes place after applying a fifth resist layer 8(e) over the exposed surfaces of the SiO2 layer 8, the sides of the n-type GaN layer 3, and the center of the n-type GaN layer 3 (
The resist 8(e) is then removed and a sixth resist 6(f) applied over the exposed surfaces of the n-type GaN layer 3 and the outer periphery of the SiO2 layer 8 to thus leave a gap 16 for die isolation. Etching takes place (
A seventh resist layer 6(g) is applied over all exposed lower-surfaces from the edge Of the SiO2 layer 8 through to adjacent the center of the n-type GaN layer 3, where a central gap 17 remains (
A layer or layers 18 of n-type metals are then applied over the resist 6(g) with the layer 18 at the gap 17 at the center of the n-type GaN layer 3 being applied directly to the GaN layer 3 (
The copper layer 9(a) is then polished flat (
After polishing of the copper layer 9(a) the dies may be left with several dies being physically interconnected, but being electrically isolated on the n-type layer side by virtue of the silicon oxide layer 8. The n-type layer connections will be in accordance with normal practice and will be addressable individually, collectively, or in any desired or required combination or permutation. The p-type layers will have a common connection for all dies by means of the copper layer 9(a). In this way the several dies can be operated at the one time for maximum light output, or in any possible combination or sequence, by appropriate control of the n-type layer connections. The copper layer 9(a) provides common connectivity on the p-type layer side, physical strength and support, and acts as a common heat sink. The presence of the oxide layer 8 provides electrical isolation and prevents leakage.
Although the layer 18 is shown having a square, cruciform and dot array, it may have any suitable form and shape of array.
For growing high quality GaN layers, if is common that the first 0.5-1.5 micron GaN layer 4 in
Whilst there has been described in the foregoing description preferred embodiments of the present invention, it will be understood by those skilled in the technology concerned that many variations or modifications in details of design or construction may be made without departing from the present invention.
Number | Date | Country | Kind |
---|---|---|---|
200506301-1 | Sep 2005 | SG | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/SG2006/000254 | 9/1/2006 | WO | 00 | 3/31/2008 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2007/737762 | 4/5/2007 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
3897627 | Klatskin | Aug 1975 | A |
4107720 | Pucel et al. | Aug 1978 | A |
5129987 | Khan et al. | Jul 1992 | A |
5405804 | Yabe | Apr 1995 | A |
5654228 | Shieh et al. | Aug 1997 | A |
5811927 | Anderson et al. | Sep 1998 | A |
6020261 | Weisman | Feb 2000 | A |
6091085 | Lester | Jul 2000 | A |
6169297 | Jang et al. | Jan 2001 | B1 |
6210479 | Bojarczuk et al. | Apr 2001 | B1 |
6303405 | Yoshida et al. | Oct 2001 | B1 |
6307218 | Steigerwald et al. | Oct 2001 | B1 |
6319778 | Chen et al. | Nov 2001 | B1 |
6365429 | Kneissl et al. | Apr 2002 | B1 |
6420242 | Cheung et al. | Jul 2002 | B1 |
6420732 | Kung et al. | Jul 2002 | B1 |
6426512 | Ito et al. | Jul 2002 | B1 |
6448102 | Kneissl et al. | Sep 2002 | B1 |
6492661 | Chien et al. | Dec 2002 | B1 |
6562648 | Wong et al. | May 2003 | B1 |
6573537 | Steigerwald et al. | Jun 2003 | B1 |
6589857 | Ogawa et al. | Jul 2003 | B2 |
6627921 | Wong et al. | Sep 2003 | B2 |
6649437 | Yang et al. | Nov 2003 | B1 |
6677173 | Ota | Jan 2004 | B2 |
6821804 | Thibeault et al. | Nov 2004 | B2 |
7338822 | Wu et al. | Mar 2008 | B2 |
7348212 | Schiaffino et al. | Mar 2008 | B2 |
20010055324 | Ota | Dec 2001 | A1 |
20020022286 | Nikolaev et al. | Feb 2002 | A1 |
20020034835 | Chen et al. | Mar 2002 | A1 |
20020093023 | Camras et al. | Jul 2002 | A1 |
20020113279 | Hanamaki et al. | Aug 2002 | A1 |
20020117681 | Weeks et al. | Aug 2002 | A1 |
20020134985 | Chen et al. | Sep 2002 | A1 |
20020137243 | Chen et al. | Sep 2002 | A1 |
20020179910 | Slater, Jr. | Dec 2002 | A1 |
20030038284 | Kurahashi et al. | Feb 2003 | A1 |
20030064535 | Kub et al. | Apr 2003 | A1 |
20030111667 | Schubert | Jun 2003 | A1 |
20030151357 | Uemura | Aug 2003 | A1 |
20030189212 | Yoo | Oct 2003 | A1 |
20030189215 | Lee et al. | Oct 2003 | A1 |
20040026709 | Bader et al. | Feb 2004 | A1 |
20040065889 | Ueda et al. | Apr 2004 | A1 |
20040104395 | Hagimoto et al. | Jun 2004 | A1 |
20040110395 | Ueda et al. | Jun 2004 | A1 |
20040130037 | Mishra et al. | Jul 2004 | A1 |
20040217362 | Slater et al. | Nov 2004 | A1 |
20040235210 | Tamura et al. | Nov 2004 | A1 |
20050014303 | Tsai et al. | Jan 2005 | A1 |
20050026399 | Chien et al. | Feb 2005 | A1 |
20050035354 | Lin et al. | Feb 2005 | A1 |
20050082555 | Chien et al. | Apr 2005 | A1 |
20050087884 | Stokes et al. | Apr 2005 | A1 |
20050093002 | Tsai et al. | May 2005 | A1 |
20050098792 | Lee et al. | May 2005 | A1 |
20050127397 | Borges et al. | Jun 2005 | A1 |
20050142875 | Yoo | Jun 2005 | A1 |
20050164482 | Saxlar | Jul 2005 | A1 |
20060006554 | Yoo et al. | Jan 2006 | A1 |
20060099730 | Lee et al. | May 2006 | A1 |
20060124939 | Lee et al. | Jun 2006 | A1 |
20060151801 | Doan et al. | Jul 2006 | A1 |
20060154390 | Tran et al. | Jul 2006 | A1 |
20060154391 | Tran et al. | Jul 2006 | A1 |
20060154392 | Tran et al. | Jul 2006 | A1 |
20060154393 | Doan et al. | Jul 2006 | A1 |
20060157721 | Tran et al. | Jul 2006 | A1 |
20060163586 | Denbaars et al. | Jul 2006 | A1 |
20060186418 | Edmond et al. | Aug 2006 | A1 |
20070029541 | Xin et al. | Feb 2007 | A1 |
20080164480 | Kang et al. | Jul 2008 | A1 |
20080210970 | Kang et al. | Sep 2008 | A1 |
Number | Date | Country |
---|---|---|
1373522 | Oct 2002 | CN |
1 061 590 | Dec 2000 | EP |
1 139 409 | Oct 2001 | EP |
1 326 290 | Jul 2003 | EP |
50-074876 | Jun 1975 | JP |
52-055480 | May 1977 | JP |
59-112667 | Jun 1984 | JP |
04-078186 | Mar 1992 | JP |
05-291621 | Nov 1993 | JP |
10-117016 | May 1998 | JP |
2000-183400 | Jun 2000 | JP |
2000-277804 | Oct 2000 | JP |
2000-294837 | Oct 2000 | JP |
2001-036129 | Feb 2001 | JP |
2001-049491 | Feb 2001 | JP |
2001-168387 | Jun 2001 | JP |
2001-237461 | Aug 2001 | JP |
2001-274507 | Oct 2001 | JP |
2001-313422 | Nov 2001 | JP |
2003-303743 | Oct 2003 | JP |
2003-347590 | Dec 2003 | JP |
2004-072052 | Mar 2004 | JP |
2004-088083 | Mar 2004 | JP |
2005-012188 | Jan 2005 | JP |
2005-236048 | Sep 2005 | JP |
2006-253647 | Sep 2006 | JP |
20010088931 | Sep 2001 | KR |
10-0338180 | May 2002 | KR |
10-2002-079659 | Oct 2002 | KR |
20040058479 | Jul 2004 | KR |
20040104232 | Dec 2004 | KR |
200401424-7 | Mar 2004 | SG |
200401964-2 | Apr 2004 | SG |
200506897-8 | Oct 2005 | SG |
200508210-2 | Dec 2005 | SG |
200605500-8 | Aug 2006 | SG |
200606050-3 | Sep 2006 | SG |
419836 | Jan 2001 | TW |
475276 | Feb 2002 | TW |
540171 | Jan 2003 | TW |
WO 0147039 | Jun 2001 | WO |
WO 2004102686 | Nov 2004 | WO |
WO 2005029572 | Mar 2005 | WO |
WO 2005029573 | Mar 2005 | WO |
WO 2005064666 | Jul 2005 | WO |
WO 2005088743 | Sep 2005 | WO |
WO 2005098974 | Oct 2005 | WO |
WO 2005104780 | Nov 2005 | WO |
WO 2007046773 | Apr 2007 | WO |
WO 2007073354 | Jun 2007 | WO |
WO 2008020819 | Feb 2008 | WO |
WO 2008030188 | Mar 2008 | WO |
Number | Date | Country | |
---|---|---|---|
20080210969 A1 | Sep 2008 | US |