Claims
- 1. A Facilities Data Link handler, comprising:
- an input register for storing at least a portion of a DS1 FDL packet;
- a counter for counting bits stored in the register; and
- a circuit, receiving the stored portion and count, capable of assembling a plurality of DS1 FDL packet portions into an FDL packet, wherein FDL packets from a plurality of asynchronous DS1 signals are assembled.
- 2. The handler defined in claim 1, wherein the input register is a shift register.
- 3. The handler defined in claim 1, wherein the assembling circuit includes flag logic operably connected to the counter.
- 4. The handler defined in claim 3, wherein the assembling circuit includes an output register for receiving the DS1 FDL packet portion from the input register and at least one flag bit from the flag logic.
- 5. The handler defined in claim 4, wherein the DS1 FDL packet portion in the output register is serially transmitted to a microcontroller.
- 6. The handler defined in claim 1, wherein the assembling circuit is capable of combining each packet portion from each DS1 signal into a serial data stream.
- 7. The handler defined in claim 1, wherein DS1 FDL packet portions are periodically stored in a memory so that the input register does not overflow.
- 8. A method for Facilities Data Link handling of asynchronous DS1 signals, comprising the steps of:
- storing at least a portion of a DS1 FDL packet in the memory;
- counting each bit stored in the memory; and
- assembling the DS1 FDL packet from each of a plurality of stored portions and respective bit counts.
- 9. The method defined in claim 8, wherein the assembling step includes storing the DS1 FDL packet portion and at least one flag bit in an output register.
- 10. The method defined in claim 8, further comprising the step of serially transmitting the DS1 FDL packet portion to a microcontroller.
- 11. The method defined in claim 8, wherein the steps are repeated for a plurality of asynchronous DS1 signals.
RELATED APPLICATION
This application is a division of U.S. patent application Ser. No. 08/118,443, filed Sep. 7, 1993 and currently pending, which is a continuation-in-part of U.S. Ser. No. 07/862,470, filed Apr. 2, 1992 abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4993013 |
Shinada et al. |
Feb 1991 |
|
5138616 |
Wagner, Jr. et al. |
Aug 1992 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
2738835 |
Feb 1979 |
DEX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
118443 |
Sep 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
862470 |
Apr 1992 |
|