M. M. Mano, Digital Logic and Computer Design, Prentice-Hall, p. 67 (1979). |
Inst. Phys. Conf., No. 339, pp. 227-236 (1977). |
IEEE, JSCS, SC-12, pp. 485-496 (1977). |
IEEE, ED-29, pp. 1110-1115 (1982). |
IEEE, EDL-7, p. 145 (Mar. 1986). |
IEEE, JSCC, SC-19, pp. 10-22 (1984). |
S. M. Sze, Physics of Semiconductor Devices, 2nd Ed., Wiley Interscience, p. 618 (1981). |
R. M. Warner, Jr., "A New Passive Semiconductor Component", IRE National Convention Record, vol. 6, p. 43, 1958. |
Motorola Inc., "I/C Logic for Control Functions in High-Noise Industrial Environments" MC660 Series, Mar. 1971 (4 pages). |
J. Lohstroh, the Punch-Through Device as a Passive Exponential Load in Fast Static Bipolar RAM Cells, IEEE, JSSX, SC-14, pp. 840-844 (1979). |
J. Lohstroh, Worst-Case Static Noise Margin Criteria for Logic Circuits and their Mathetical Equivalence, IEEE, JSSC, SC-18, pp. 803-806 (1983). |
R. J. Gravrok and R. M. Warner, Jr., Logic Family and Memory-Cell Designs Providing Abrupt Voltage Transitions and High Noise Margins. |
Electronics, Sep. 3, 1987, p. 45, beginning in the middle of the second column entitled "Noise Margins". |