The present disclosure relates to voltage generators and, more specifically, to fast-charging voltage generators that may be employed to support associated circuitry.
Radio frequency (RF) switches are important building blocks in many wired and wireless communication systems. Solid state RF switches are found in many different communication devices such as cellular telephones, wireless pagers, wireless infrastructure equipment, satellite communications equipment, and cable television equipment. As is well known, the performance of a solid state RF switch may be characterized by one of any number of operating performance parameters including insertion loss and switch isolation. Performance parameters are often tightly coupled, and any one parameter can be emphasized in the design of RF switch components at the expense of others. Other characteristics that are important in RF switch design include ease and degree (or level) of integration of the RF switch, complexity, yield, return loss and, of course, cost of manufacture.
Still other performance characteristics associated with RF switches is power handling capability and switching speed. When the power handling capability of an RF switch is low, the RF switch might not be able to isolate one path from another if the input signal is too great. That is, the peak-to-peak voltage swing of an input signal might be sufficiently high to overcome the reverse bias of a given transistor or transistor group, thus effectively causing such a transistor or transistor group that has been placed in an OFF state (reverse bias state) to be in an undesirable ON state, and effectively ruin the switching capability of the RF switch. Switching speed is closely related to power handling in that if the speed of switching is not fast enough, a given switch path might not be isolated quickly enough and thus portions of received or transmitted signals might undesirably be present on selected branches of the switch.
In one embodiment there is a provided a voltage generator, including an oscillator comprising an output, a charge pump comprising an input and an output, the input of the charge pump being coupled to the output of the oscillator, a smoothing capacitor, a resistor having an input end and an output end, wherein the input end is coupled to the charge pump and the output end is coupled to the smoothing capacitor, and a shorting element connected in parallel with the resistor and which, when turned on, causes the resistor to be at least partially bypassed, wherein the voltage generator is configured to supply voltage to a radio frequency (RF) switch via the smoothing capacitor, and a frequency of the oscillator is controlled to be faster during a switching period of the RF switch.
In another embodiment, a voltage generator includes an oscillator having an output, a charge pump having an input and an output, the input of the charge pump being coupled to the output of the oscillator, and a smoothing capacitor coupled to the output of the charge pump, wherein the voltage generator supplies voltage to a circuit via the smoothing capacitor and the oscillator is configured to operate at a first frequency that is higher than a second frequency during a transition period of the circuit.
The present disclosure will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
Below, exemplary embodiments will be described in detail with reference to accompanying drawings so as to be easily realized by a person having ordinary knowledge in the art. The inventive concept may be embodied in various forms without being limited to the exemplary embodiments set forth herein. Descriptions of well-known parts are omitted for clarity, and like reference numerals refer to like elements throughout.
As further shown in
Ring oscillator 130 is comprised of a regulated voltage generator 155 that generates regulated voltage Vreg, a bias current generator 160 that generates a bias current Iref, and an inverter module 170 made up of a plurality of inverters 171(a)-171(n).
Each of the inverters 171(a)-171(n) is powered by a respective transistor 172(1)-172(n) with regulated voltage generator 155 and bias current generator 160 providing the desired voltage and current thereto. Gate voltage for transistors 172(1)-172(n) is generated by Iref and transistor 162, which is operated in its saturation region. Thus, the gate voltage equals Vreg−VGS (for transistor 162).
As further shown, enable signal EN is supplied to switchable shorting element 150 and to oscillator 130, and thus also to regulated voltage generator 155, bias current generator 160 and inverter module 170. The result of the application of the enable signal will be described in further detail below. In one embodiment, rising falling edge trigger 110 generates enable signal EN for a predetermined period of time, e.g., approximately 2 μsec, by use of, e.g. a delayer circuit (shown in
A goal of embodiments of the present disclosure is to quickly charge smoothing capacitor C1 to a desired voltage, which may then be available for use to, e.g., forward or reverse bias a switching element in another component of an overall circuit (e.g., as shown in
More specifically, in accordance with embodiments of the present disclosure, voltage generator 101 (as an example) operates in two states. In a first, fast or pre-charging, state, the voltage generator operates to quickly charge smoothing capacitor C1 to an intermediate voltage that is sufficiently high or low for selected applications, and in a second, slow charging, state, the voltage generator operates to reduce noise and to further charge the smoothing capacitor to a lower negative voltage when Vout is a negative voltage (VNEG), or to a higher positive voltage when Vout is a positive voltage (VPOS).
In one embodiment, as shown in
To achieve the different states, the enable signal EN is selectively generated/applied when the first, fast charging, state is desired. That state, as noted, may last on the order of 2 microseconds. The default state, may be considered the second, slow charging, state.
The generated enable signal EN may be applied to one or more of several components that enable voltage generator 101 (or 100) to generate the desired voltage within the desired timeframe.
In
As noted, embodiments of the present invention provide a fast charging state and a slow charging state. In the fast charging state (or pre-charging state):
EN′(invert of EN)=Low
Vreg=Vref×[1+(R11+R10)/R9]
In the slow charging state:
EN′(invert of EN)=High
Vreg=Vref×[1+(R11/R9)]
Vreg(Pre-charging state,Vreg1)>Vreg(Normal operation state,Vreg2)
A higher Vreg results in a higher frequency for oscillator 130.
Thus, in the embodiment of
EN=High
Vreg=Vref×[1+[R11/R9]
In the slow charging/normal operation state:
EN=Low
Vreg=Vref×[1+(R11/(R9+R10))]
Thus, and referring again to
Still referring to
In this configuration of bias current generator 160, in the fast charging state/Pre-charging state:
EN=High,M206 is turn ON
I1=Iref+Iref1,I2(to inverter)=I1
In the slow charging state/Normal operation state:
EN=Low,M206 is turned Off
I1=Iref,I2(to inverter)=I1
Thus, as shown, in the first state, the high enable signal EN is supplied to transistor M206, which adds an additional bias current designated as Iref1 to the circuit. The higher bias current resulting from the application of the high enable signal EN causes an increase of the frequency of ring oscillator 130, which results in the desired fast charging state.
Referring back to
In the second state, i.e., the slow charging state, the enable signal EN is low. Thus, transistor M222 is turned off and transistor M220 is turned on so that transistor M410 is inactive and transistor M405 is active. In this configuration, a first-first inverter INV11, formed by at least one PMOS transistor M210 and at least one NMOS transistor M405, is enabled for oscillator 130 operation. In one embodiment, the effective gate length L of the first inverter INV1 is resized to 5 μm, i.e., the gate length of M405. With a smaller gate length, the frequency of the ring oscillator 130 is increased thereby achieving the desired fast charging when the enable signal EN is high. In another embodiment, NMOS transistor M405 could be designed with a smaller gate width and NMOS transistor M410 could be designed with larger gate width.
Reference is now made to
Thus, in the fast charging state/Pre-charging state:
Vout=Vin×(1−e−t/R1C)
In the slow charging state/Normal operation state:
Vout=Vin×[1−e−t/(R1+R2)C]
The graph of
In
As can be seen in
Which voltage, Vreg or Vout is applied to respective Vctrl1, Vctrl2, Vctrl3, and Vctrl4 outputs is dictated by logic circuit 850 using as inputs CS1 and CS2, the same inputs that are monitored for rising and falling edges to trigger enable signal EN generation. In other words, as the states of CS1 and CS2 change, that change will be detected by rising/falling edge trigger 110 causing enable signal EN to be applied for, e.g., the 2 μsec period. At the same time, logic circuit 850 will determine which voltage, Vreg or Vout, should be applied to Vctrl1, Vctrl2, Vctrl3, and Vctrl4, and thus to gates of respective transistors, as this will determine which paths of RF switch 900 will be enabled. That is, Vctrl1 dictates whether the path between RF1 and RFC is enabled, Vctrl2 dictates whether the path between RF2 and RFC is enabled, Vctrl3 dictates whether a shunt path associated with RF1 is enabled, and Vctrl4 dictates whether a shunt path associated with RF2 is enabled.
By applying the enhanced Vout (i.e., lower negative or higher positive voltage compared to Vreg) for a selected amount of time via Vctrl1, Vctrl2, Vctrl3, and Vctrl4, it is possible to more quickly cause RF switch 900 to enable or disable paths.
Those skilled in the art will appreciate that while the embodiments of the voltage generator 100, 101 have been described in connection with an RF switch, voltage generator 100, 101 can also be used in connection with a power amplifier, a low noise amplifier, a transceiver, a PLL or a frequency synthesizer, among other possible circuits, devices or components.
These impacts are depicted in the graphs of
Specifically,
While the disclosure has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the disclosure need not to be limited to the above embodiments. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
This application is a continuation of the prior application to Chen et al., titled “VOLTAGE GENERATOR,” application Ser. No. 14/886,343, filed Oct. 19, 2015, and which also claims the benefit of U.S. Provisional Application No. 62/089,907, filed Dec. 10, 2014. The text of the application is incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
5208557 | Kersh, III | May 1993 | A |
5561385 | Choi | Oct 1996 | A |
5999009 | Mitsui | Dec 1999 | A |
6194954 | Kim | Feb 2001 | B1 |
6278317 | Hsu | Aug 2001 | B1 |
6737907 | Hsu | May 2004 | B2 |
6756838 | Wu | Jun 2004 | B1 |
7254157 | Crotty | Aug 2007 | B1 |
8344790 | Li | Jan 2013 | B2 |
8391805 | Ishimori | Mar 2013 | B2 |
8582386 | Byeon | Nov 2013 | B2 |
8587363 | Otobe | Nov 2013 | B2 |
8598945 | Gorisse | Dec 2013 | B2 |
8711611 | Tsukada | Apr 2014 | B2 |
8749301 | Lin | Jun 2014 | B2 |
9379604 | Zhong | Jun 2016 | B2 |
20100246859 | David | Sep 2010 | A1 |
20110309877 | Gorisse | Dec 2011 | A1 |
20130009725 | Heaney | Jan 2013 | A1 |
20130187698 | Otobe | Jul 2013 | A1 |
20140103982 | Lin | Apr 2014 | A1 |
20140210436 | Zhong | Jul 2014 | A1 |
20140354340 | Kadam | Dec 2014 | A1 |
Number | Date | Country | |
---|---|---|---|
20170117808 A1 | Apr 2017 | US |
Number | Date | Country | |
---|---|---|---|
62089907 | Dec 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14886343 | Oct 2015 | US |
Child | 15398726 | US |