Fast-charging voltage generator

Information

  • Patent Grant
  • 10270349
  • Patent Number
    10,270,349
  • Date Filed
    Thursday, January 5, 2017
    7 years ago
  • Date Issued
    Tuesday, April 23, 2019
    5 years ago
Abstract
A voltage generator including an oscillator having an output, a charge pump having an input and an output, the input of the charge pump being coupled to the output of the oscillator, a smoothing capacitor, a resistor having an input end and an output end, wherein the input end is coupled to the charge pump and the output end is coupled to the smoothing capacitor, and a shorting element connected in parallel with the resistor and which, when turned on, causes the resistor to be at least partially bypassed, wherein the voltage generator is configured to supply voltage to a radio frequency (RF) switch via the smoothing capacitor, and a frequency of the oscillator is controlled to be faster during a switching period of the RF switch.
Description
TECHNICAL FIELD

The present disclosure relates to voltage generators and, more specifically, to fast-charging voltage generators that may be employed to support associated circuitry.


BACKGROUND

Radio frequency (RF) switches are important building blocks in many wired and wireless communication systems. Solid state RF switches are found in many different communication devices such as cellular telephones, wireless pagers, wireless infrastructure equipment, satellite communications equipment, and cable television equipment. As is well known, the performance of a solid state RF switch may be characterized by one of any number of operating performance parameters including insertion loss and switch isolation. Performance parameters are often tightly coupled, and any one parameter can be emphasized in the design of RF switch components at the expense of others. Other characteristics that are important in RF switch design include ease and degree (or level) of integration of the RF switch, complexity, yield, return loss and, of course, cost of manufacture.


Still other performance characteristics associated with RF switches is power handling capability and switching speed. When the power handling capability of an RF switch is low, the RF switch might not be able to isolate one path from another if the input signal is too great. That is, the peak-to-peak voltage swing of an input signal might be sufficiently high to overcome the reverse bias of a given transistor or transistor group, thus effectively causing such a transistor or transistor group that has been placed in an OFF state (reverse bias state) to be in an undesirable ON state, and effectively ruin the switching capability of the RF switch. Switching speed is closely related to power handling in that if the speed of switching is not fast enough, a given switch path might not be isolated quickly enough and thus portions of received or transmitted signals might undesirably be present on selected branches of the switch.


SUMMARY

In one embodiment there is a provided a voltage generator, including an oscillator comprising an output, a charge pump comprising an input and an output, the input of the charge pump being coupled to the output of the oscillator, a smoothing capacitor, a resistor having an input end and an output end, wherein the input end is coupled to the charge pump and the output end is coupled to the smoothing capacitor, and a shorting element connected in parallel with the resistor and which, when turned on, causes the resistor to be at least partially bypassed, wherein the voltage generator is configured to supply voltage to a radio frequency (RF) switch via the smoothing capacitor, and a frequency of the oscillator is controlled to be faster during a switching period of the RF switch.


In another embodiment, a voltage generator includes an oscillator having an output, a charge pump having an input and an output, the input of the charge pump being coupled to the output of the oscillator, and a smoothing capacitor coupled to the output of the charge pump, wherein the voltage generator supplies voltage to a circuit via the smoothing capacitor and the oscillator is configured to operate at a first frequency that is higher than a second frequency during a transition period of the circuit.





BRIEF DESCRIPTION OF THE DRAWINGS

The present disclosure will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:



FIG. 1A depicts a block diagram of a voltage generator in accordance with a first embodiment of the present disclosure.



FIG. 1B depicts a block diagram of a voltage generator in accordance with a second embodiment of the present disclosure.



FIG. 2 depicts more details of several components shown in FIGS. 1A and 1B in accordance with an embodiment of the present disclosure.



FIG. 3 is a schematic diagram of another embodiment of a regulated voltage generator of a ring oscillator in accordance with an embodiment of the present disclosure.



FIG. 4 is a schematic diagram of an inverter component of a ring oscillator in accordance with an embodiment of the present disclosure.



FIGS. 5A-5C are schematic diagrams including a switchable shorting element in accordance with embodiments of the present disclosure.



FIGS. 6A-6D are graphs showing the effects of the application of an enable signal in accordance with an embodiment of the present disclosure.



FIGS. 7A and 7B are graphs showing pre-charging and normal operation states corresponding to fast and slow voltage charging periods in accordance with an embodiment of the present disclosure.



FIG. 8 depicts control logic that is employed to operate an RF switch like that shown in shown in FIG. 9 in accordance with an embodiment of the present disclosure.



FIG. 9 depicts a radio frequency (RF) switch that can be controlled to operate in accordance with the fast and slow charging periods in accordance with an embodiment of the present disclosure.



FIG. 10 depicts components of a voltage generator, with an emphasis on the application of the enable signal on a regulated voltage generator and the switchable shorting element in accordance with an embodiment of the present disclosure.



FIGS. 11A-C and FIGS. 12A-C are graphs of a voltage generator output voltage under different states of switches shown in FIG. 10 in accordance with an embodiment of the present disclosure.





DETAILED DESCRIPTION

Below, exemplary embodiments will be described in detail with reference to accompanying drawings so as to be easily realized by a person having ordinary knowledge in the art. The inventive concept may be embodied in various forms without being limited to the exemplary embodiments set forth herein. Descriptions of well-known parts are omitted for clarity, and like reference numerals refer to like elements throughout.



FIG. 1A depicts a block diagram of a voltage generator 100 in accordance with a first embodiment of the present disclosure. As shown, voltage generator 100 includes a rising/falling edge trigger 110 that is responsive to control signals CS1 . . . CSn, and that generates an enable signal EN according to a rising or falling edge of the control signals CS1 . . . CSn. As will be explained below with respect to FIGS. 8 and 9, control signals CS1 . . . CSn may be used as control signals to enable or disable respective branches of a radio frequency (RF) switch. As those skilled in the art will come to appreciate, the embodiments described herein improve the switching performance of such an RF switch.


As further shown in FIG. 1A, voltage generator 100 includes an oscillator 130, such as a ring oscillator, a clock buffer 135, a charge pump 140, a switchable shorting element (e.g., a transistor) 150, a first resistor R1 (i.e., an additional resistor) and a second resistor R2 (i.e., a resistor) connected in series and connected between an output of the charge pump 140 and a smoothing capacitor C1. The node 145 connecting second resistor R2 and one side of smoothing capacitor C1 is designated as Vout and is the output that supplies a desired voltage to gates of respective transistors that control whether a given path of an RF switch is enabled or disabled (as will be described more fully with respect to FIGS. 8 and 9). Vout could be a positive voltage (VPOS) or a negative voltage (VNEG). In an alternative embodiment, clock buffer 135 could be replaced by a rail-to-rail amplifier, or be eliminated (shown in FIG. 1B). Switchable shorting element 150 is connected in parallel with second resistor R2 and which, when turned on, causes second resistor R2 to be bypassed or shorted, thereby reducing the RC constant made up of first and second resistors R1, R2 and smoothing capacitor C1. Further operational details of switchable shorting element 150 are described later herein.


Ring oscillator 130 is comprised of a regulated voltage generator 155 that generates regulated voltage Vreg, a bias current generator 160 that generates a bias current Iref, and an inverter module 170 made up of a plurality of inverters 171(a)-171(n).


Each of the inverters 171(a)-171(n) is powered by a respective transistor 172(1)-172(n) with regulated voltage generator 155 and bias current generator 160 providing the desired voltage and current thereto. Gate voltage for transistors 172(1)-172(n) is generated by Iref and transistor 162, which is operated in its saturation region. Thus, the gate voltage equals Vreg−VGS (for transistor 162).


As further shown, enable signal EN is supplied to switchable shorting element 150 and to oscillator 130, and thus also to regulated voltage generator 155, bias current generator 160 and inverter module 170. The result of the application of the enable signal will be described in further detail below. In one embodiment, rising falling edge trigger 110 generates enable signal EN for a predetermined period of time, e.g., approximately 2 μsec, by use of, e.g. a delayer circuit (shown in FIG. 8). That is, enable signal EN may be considered a momentary signal for purposes of assisting an RF switch to change from a start up mode to a normal operational mode, or to change from one mode to another mode during normal operations.



FIG. 1B depicts a block diagram of a voltage generator 101 in accordance with a second embodiment of the present disclosure. As shown, voltage generator 101 includes rising/falling edge trigger 110 that is responsive to control signals CS1 and CS2, and that generates enable signal EN according to a rising or falling edge of the control signals CS1, CS2. In this embodiment, the input of charge pump 140 is coupled to the output of the oscillator 130 (i.e., without intervening clock buffer 135 as shown in FIG. 1A). Other than the removal of clock buffer 135, the main difference between voltage generator 100 in FIG. 1A and voltage generator 101 in FIG. 1B is that inverter module 170 comprises at least two inverters 171(a) and 171(b). As will be explained below, enable signal EN controls the sizing of inverter module 170, i.e., enable signal EN is employed to select transistors with different gate sizes, thereby influencing the frequency of oscillator 130.


A goal of embodiments of the present disclosure is to quickly charge smoothing capacitor C1 to a desired voltage, which may then be available for use to, e.g., forward or reverse bias a switching element in another component of an overall circuit (e.g., as shown in FIG. 9). That is, it may be desirable to have a higher (or lower)-than-nominal voltage available for a variety of purposes, and sometimes it is particularly helpful to be able to generate such a voltage very quickly.


More specifically, in accordance with embodiments of the present disclosure, voltage generator 101 (as an example) operates in two states. In a first, fast or pre-charging, state, the voltage generator operates to quickly charge smoothing capacitor C1 to an intermediate voltage that is sufficiently high or low for selected applications, and in a second, slow charging, state, the voltage generator operates to reduce noise and to further charge the smoothing capacitor to a lower negative voltage when Vout is a negative voltage (VNEG), or to a higher positive voltage when Vout is a positive voltage (VPOS).


In one embodiment, as shown in FIGS. 7A and 7B, in the first, fast charging, state, smoothing capacitor C1 is charged to V2 (e.g., 0.9*V3) from V1 in 2 microseconds (the period of enable signal EN), and in the second, slow charging, state, smoothing capacitor C1 is charged further to V3.


To achieve the different states, the enable signal EN is selectively generated/applied when the first, fast charging, state is desired. That state, as noted, may last on the order of 2 microseconds. The default state, may be considered the second, slow charging, state.


The generated enable signal EN may be applied to one or more of several components that enable voltage generator 101 (or 100) to generate the desired voltage within the desired timeframe.



FIG. 2 depicts more details of the several components shown in FIG. 1B in accordance with an embodiment of the present disclosure. Those skilled in the art will appreciate that the details shown in FIG. 2 are exemplary only, and are not meant to be limiting in any way. Other implementations are possible as those skilled in the art will appreciate.


In FIG. 2, regulated voltage generator 155 comprises series connected resistors R9, R10 and R11 that provide a path to ground for VDD via transistor M202. A reference voltage Vref is used as one input to an opamp 210 whose other input is supplied from the node between resistors R9 and R10. Transistor M204 controls whether resistor R10 is bypassed or not. That is, upon the application of enable signal EN via inverter 205, resistor R10 is placed back in series with R9 and R11 thereby increasing the voltage of Vreg.


As noted, embodiments of the present invention provide a fast charging state and a slow charging state. In the fast charging state (or pre-charging state):

EN′(invert of EN)=Low
Vreg=Vref×[1+(R11+R10)/R9]

In the slow charging state:

EN′(invert of EN)=High
Vreg=Vref×[1+(R11/R9)]
Vreg(Pre-charging state,Vreg1)>Vreg(Normal operation state,Vreg2)

A higher Vreg results in a higher frequency for oscillator 130.



FIG. 3 depicts another possible embodiment for regulated voltage generator 155. In this case, a non-inverted version of enable signal EN is employed, and an input to op-amp 210 is from a node between R10 and R11.


Thus, in the embodiment of FIG. 3, in the fast charging state/Pre-charging state:

EN=High
Vreg=Vref×[1+[R11/R9]

In the slow charging/normal operation state:

EN=Low
Vreg=Vref×[1+(R11/(R9+R10))]


Thus, and referring again to FIG. 2, when the enable signal EN is high, inverter 205 inverts the high enable signal EN and turns off M204. This, in turn, places resistor R10 in the circuit resulting in an increased Vreg regulated voltage. This regulated voltage is supplied to the bias current generator 160 and to the several inverters 171(1), etc. of ring oscillator 130. By increasing the regulated voltage, the frequency of ring oscillator 130 increases, thereby more quickly achieving the fast charge over the course of, e.g., the predetermined 2 microsecond fast charging period.


Still referring to FIG. 2, bias current generator 160 is comprised of transistor M206 and current sources 230 and 235. Voltage Vreg is supplied through transistor M208. Enable signal EN is used to control transistor M206.


In this configuration of bias current generator 160, in the fast charging state/Pre-charging state:

EN=High,M206 is turn ON
I1=Iref+Iref1,I2(to inverter)=I1

In the slow charging state/Normal operation state:

EN=Low,M206 is turned Off
I1=Iref,I2(to inverter)=I1


Thus, as shown, in the first state, the high enable signal EN is supplied to transistor M206, which adds an additional bias current designated as Iref1 to the circuit. The higher bias current resulting from the application of the high enable signal EN causes an increase of the frequency of ring oscillator 130, which results in the desired fast charging state.


Referring back to FIG. 1B and still to FIG. 2, inverter module 170 is comprised of, in this example embodiment, inverters INV1 and INV2. Inverter INV1 is comprised of inverters 250, 255, transistor M210 via which Vreg is supplied, and transistors M220 and M222. Inverter INV2 is comprised of inverters 260, 265, transistor M212 via which Vreg is supplied, and transistors M224 and M226.



FIG. 4 is a more detailed depiction of inverter module 170 and further shows how INV1, for example, is comprised of INV11 comprising transistor M405 and INV12 comprising transistor M410. As shown, enable signal EN is supplied to transistor M222 and an inverted form of enable signal EN is supplied to transistor M220. In the first state, enable signal EN is high. Thus, transistor M222 is turned on and transistor M220 is turned off so that transistor M410 is active and transistor M405 is inactive. In this configuration, a first-second inverter INV12, formed by at least one PMOS transistor M210 and at least one NMOS transistor M410, is enabled for oscillator 130 operation. In one embodiment, the effective gate length L of the first inverter INV1 is resized to 0.18 μm, i.e., the gate length of M410.


In the second state, i.e., the slow charging state, the enable signal EN is low. Thus, transistor M222 is turned off and transistor M220 is turned on so that transistor M410 is inactive and transistor M405 is active. In this configuration, a first-first inverter INV11, formed by at least one PMOS transistor M210 and at least one NMOS transistor M405, is enabled for oscillator 130 operation. In one embodiment, the effective gate length L of the first inverter INV1 is resized to 5 μm, i.e., the gate length of M405. With a smaller gate length, the frequency of the ring oscillator 130 is increased thereby achieving the desired fast charging when the enable signal EN is high. In another embodiment, NMOS transistor M405 could be designed with a smaller gate width and NMOS transistor M410 could be designed with larger gate width.


Reference is now made to FIG. 5A, which is a schematic of switchable shorting element 150 used in voltage generator 100 or 101 in accordance with an embodiment of the present disclosure. As shown, switchable shorting element 150 comprises transistor M505. When a high enable signal EN is applied to transistor M505 it is turned on, thus shorting the second resistor R2. In the second, slow charging, state, transistor M505 is turned off thus forcing resistor R2 back into the circuit, and increasing the RC constant in connection with the smoothing capacitor C1.


Thus, in the fast charging state/Pre-charging state:

Vout=Vin×(1−e−t/R1C)

In the slow charging state/Normal operation state:

Vout=Vin×[1−e−t/(R1+R2)C]



FIG. 5B shows a different configuration wherein resistor R1 is coupled between a node, defined by a connection between the resistor R2 and charge pump 140, and switchable shorting element 150. The configuration of FIG. 5C is similar to that shown in FIG. 5A, but resistor R1 is eliminated.



FIGS. 6A and 6B depict, respectively, graphs of Vout if enable signal EN is kept high indefinitely, or is never applied at all.



FIG. 6C shows the application of enable signal EN for approximately 2 μsec, and FIG. 6D shows that the desired Vout is quickly obtained, and becomes stable almost immediately compared to the graph of FIG. 6A.



FIGS. 7A and 7B are graphs showing fast, pre-charging (first state) and normal operation (second state) states corresponding to fast and slow voltage charging periods in accordance with an embodiment of the present disclosure.


The graph of FIG. 7A depicts an instance when, e.g., an electronic device is first powered on and an RF switch, for example, will be used for the first time. Such an instance may be considered a start-up or pre-charging state. The graph of FIG. 7B depicts an instance when, after the electronic device is in operation, there is a need to change which path of an RF switch is enabled.


In FIGS. 7A and 7B “fp” connotes the pre-charging or mode-to-mode frequency of oscillator 130, and “fn” connotes the normal frequency, where fp>fn. The indicated is and td markings denote the beginning and end times of enable signal EN.



FIG. 8 depicts control logic that is employed to operate an RF switch like that shown in shown in FIG. 9. FIG. 8 depicts rising/falling edge trigger 110, which receives as inputs control signals CS1 and CS2, a delayer 112, a level shifter 114, oscillator 130, clock buffer 135, charge pump 140 and switchable shorting element 150, along with resistors R1 and R2. Delayer 112 operates to ensure that enable signal EN is kept high for the desired 2 μsec, or other desired period of time to effect to fast charging mode as described herein. Level shifter 114 may be employed to adjust the applied voltage to a gate terminal of the transistor that may be employed for switchable shorting element 150.


As can be seen in FIG. 8 Vreg and Vout are supplied to pass transistor logic circuits 802, 804, 806 and 808. These logic circuits are responsible for supplying as outputs, either Vreg or Vout. Outputs are supplied as Vctrl1, Vctrl2, Vctrl3, and Vctrl4, which are supplied to gates of transistors in RF switch 900 of FIG. 9 having an RF common (RFC) terminal, and two input/output terminals RF1, RF2.


Which voltage, Vreg or Vout is applied to respective Vctrl1, Vctrl2, Vctrl3, and Vctrl4 outputs is dictated by logic circuit 850 using as inputs CS1 and CS2, the same inputs that are monitored for rising and falling edges to trigger enable signal EN generation. In other words, as the states of CS1 and CS2 change, that change will be detected by rising/falling edge trigger 110 causing enable signal EN to be applied for, e.g., the 2 μsec period. At the same time, logic circuit 850 will determine which voltage, Vreg or Vout, should be applied to Vctrl1, Vctrl2, Vctrl3, and Vctrl4, and thus to gates of respective transistors, as this will determine which paths of RF switch 900 will be enabled. That is, Vctrl1 dictates whether the path between RF1 and RFC is enabled, Vctrl2 dictates whether the path between RF2 and RFC is enabled, Vctrl3 dictates whether a shunt path associated with RF1 is enabled, and Vctrl4 dictates whether a shunt path associated with RF2 is enabled.


By applying the enhanced Vout (i.e., lower negative or higher positive voltage compared to Vreg) for a selected amount of time via Vctrl1, Vctrl2, Vctrl3, and Vctrl4, it is possible to more quickly cause RF switch 900 to enable or disable paths.


Those skilled in the art will appreciate that while the embodiments of the voltage generator 100, 101 have been described in connection with an RF switch, voltage generator 100, 101 can also be used in connection with a power amplifier, a low noise amplifier, a transceiver, a PLL or a frequency synthesizer, among other possible circuits, devices or components.



FIG. 10 depicts components of voltage generator 100, 101, with an emphasis on the application of enable signal EN on regulated voltage generator 155 and switchable shorting element 150. As indicated in the figure, with SW1 (M204) off, i.e., with the application of enable signal EN, Vreg is higher, than when SW1 (M204) is on. SW2 (M505) also has an impact on the operation of voltage generator 100, 101.


These impacts are depicted in the graphs of FIGS. 11A-C and FIGS. 12A-C.


Specifically, FIG. 11A is a plot of Vout when SW1 and SW2 are both always on.



FIG. 11B is a plot of Vout when SW1 is always on, and SW2 is always off.



FIG. 11C shows a plot when SW1 is always on, and SW2 is on only for 2 μsec, i.e., the time period of enable signal EN.



FIG. 12A is a plot of when SW1 is always off and SW2 is always on.



FIG. 12B is a plot of when SW1 is always off, and SW2 is always off.



FIG. 12C is a plot of SW1 being off only for approximately 0.3 μsec and SW2 is on only for approximately 0.3 μsec.


While the disclosure has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the disclosure need not to be limited to the above embodiments. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.


Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims
  • 1. A voltage generator, comprising: an oscillator having an output;a charge pump having an input and an output, the input of the charge pump being coupled to the output of the oscillator; anda smoothing capacitor coupled to the output of the charge pump;wherein the voltage generator is configured to supply a voltage to a circuit via the smoothing capacitor and the oscillator is configured to operate at a first frequency that is higher than a second frequency during a transition period of a switch of the circuit; andwherein an enable signal is generated directly based on control signals that determine which signal path in the switch is enabled, and the enable signal is employed to cause the oscillator to operate at the first frequency.
  • 2. The voltage generator of claim 1, further comprising a rising/falling edge trigger configured to generate the enable signal according to rising or falling edges of the control signals.
  • 3. The voltage generator of claim 1, further comprising: a resistor having a first terminal coupled to the charge pump and a second terminal coupled to the smoothing capacitor; anda shorting element connected in parallel with the resistor and which, when turned on, causes the resistor to be at least partially bypassed;wherein a frequency of the oscillator is controlled to be faster during a switching period of the switch.
  • 4. The voltage generator of claim 3, further comprising an additional resistor connected between the charge pump and the resistor.
  • 5. The voltage generator of claim 3, further comprising an additional resistor coupled between a node, defined by a connection between the resistor and the charge pump, and the shorting element.
  • 6. The voltage generator of claim 3, wherein the smoothing capacitor is connected between the second terminal of the resistor and ground.
  • 7. The voltage generator of claim 3, wherein the shorting element is turned on during the switching period of the switch.
  • 8. The voltage generator of claim 1, further comprising: an adjustable bias current generator that outputs a first bias current in a first state and a second bias current in a second state, the first bias current being higher than the second bias current, the first state being enabled by the enable signal;wherein the smoothing capacitor is charged more quickly in the first state than in the second state.
  • 9. The voltage generator of claim 1, wherein: the oscillator comprises a first transistor and a second transistor;in a first state the first transistor is ON for enabling a first inverter of the oscillator, and in a second state the second transistor is ON for enabling a second inverter of the oscillator;the first state is enabled by the enable signal, andthe smoothing capacitor is charged more quickly in the first state than in the second state.
  • 10. The voltage generator of claim 9, wherein a size of the first inverter is smaller than a size of the second inverter.
  • 11. The voltage generator of claim 1, wherein the voltage generator generates a negative voltage that is supplied to at least one switching element of the switch.
  • 12. The voltage generator of claim 1, wherein the transition period comprises a powering up period of the circuit.
  • 13. The voltage generator of claim 1, wherein the transition period comprises a switching period of the circuit.
  • 14. The voltage generator of claim 1, wherein the switch comprises a radio frequency (RF) switch.
CROSS REFERENCE TO RELATED APPLICATION

This application is a continuation of the prior application to Chen et al., titled “VOLTAGE GENERATOR,” application Ser. No. 14/886,343, filed Oct. 19, 2015, and which also claims the benefit of U.S. Provisional Application No. 62/089,907, filed Dec. 10, 2014. The text of the application is incorporated by reference herein.

US Referenced Citations (23)
Number Name Date Kind
5208557 Kersh, III May 1993 A
5561385 Choi Oct 1996 A
5999009 Mitsui Dec 1999 A
6194954 Kim Feb 2001 B1
6278317 Hsu Aug 2001 B1
6737907 Hsu May 2004 B2
6756838 Wu Jun 2004 B1
7254157 Crotty Aug 2007 B1
8344790 Li Jan 2013 B2
8391805 Ishimori Mar 2013 B2
8582386 Byeon Nov 2013 B2
8587363 Otobe Nov 2013 B2
8598945 Gorisse Dec 2013 B2
8711611 Tsukada Apr 2014 B2
8749301 Lin Jun 2014 B2
9379604 Zhong Jun 2016 B2
20100246859 David Sep 2010 A1
20110309877 Gorisse Dec 2011 A1
20130009725 Heaney Jan 2013 A1
20130187698 Otobe Jul 2013 A1
20140103982 Lin Apr 2014 A1
20140210436 Zhong Jul 2014 A1
20140354340 Kadam Dec 2014 A1
Related Publications (1)
Number Date Country
20170117808 A1 Apr 2017 US
Provisional Applications (1)
Number Date Country
62089907 Dec 2014 US
Continuations (1)
Number Date Country
Parent 14886343 Oct 2015 US
Child 15398726 US