Claims
- 1. A method of programming a dual storage site MONOS memory cell, comprising:a) biasing a drain diffusion to a first high voltage, b) biasing a source diffusion to ground, c) biasing a unselected control gate to a second high voltage, d) biasing a selected control gate to a third high voltage, e) biasing a word gate to a low voltage.
- 2. The method of claim 1, wherein said source diffusion is connected to a load device to limit current.
- 3. The method of claim 1, wherein biasing said word gate to a low voltage limits memory cell current.
- 4. The method of claim 3, wherein biasing said word gate to a low voltage limits memory cell current to less than a few microamperes.
- 5. The method of claim 1, wherein biasing said unselected control gate to a second high voltage overrides a highest possible threshold of a memory storage region that is beneath said unselected control gate.
- 6. The method of claim 1, wherein biasing said selected control gate to said third high voltage facilitates electron injection into a memory storage region beneath said selected control gate.
- 7. The method of claim 1, wherein biasing said drain diffusion with said first high voltage and said selected control gate with said third high voltage creates a condition for disturb of an adjacent cell that is suppressed by increasing a voltage on an unselected diffusion of said adjacent cell.
Parent Case Info
This application claims priority to Provisional Patent Application serial No. 60/255,824, filed on Dec. 15, 2000, which is herein incorporated by reference.
US Referenced Citations (10)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/255824 |
Dec 2000 |
US |