Information
-
Patent Application
-
20030115530
-
Publication Number
20030115530
-
Date Filed
December 19, 200123 years ago
-
Date Published
June 19, 200321 years ago
-
CPC
-
US Classifications
-
International Classifications
Abstract
The present invention provides a fast turbo-code encoder. The advantage of the encoding device is the encoding data is output via less exclusive-or (XOR) gate operations. The structure of the fast turbo-code encoding directly applies the exclusive-or operation on the input data and the internal value of the register, the encoding output is obtained via less exclusive-or gate time. Thus, the device of the present invention saves half of the gate time comparing to the conventional structure.
Description
BACKGROUND OF THE INVENTION
[0001] 1. Field of Invention
[0002] The present invention generally relates to an encoder, and more particularly, to a fast turbo-code encoder. The advantage of the encoder is the encoding data is output via less exclusive-or (XOR) gate operations. Thus, saves about half of the operation time of the conventional structure.
[0003] 2. Description of Related Art
[0004] The error control coding is widely used in the communication system and the computer media storage. Berrou, Glavieux, and Thitimajshima first proposed the turbo-code which error-correcting capability nears to the Shannon limited error-correcting in 1993 (C. Berrou, A. Glavieux, and P. Thitimajshima, “Near Shannon Limited Error-correcting Coding and Decoding: Turbo-codes (1),” in Proc. ICC'93, May, 1993). The structures of the turbo-code encoding and decoding are shown in FIG. 1 and FIG. 2. Wherein, the encoding structure comprises two recursive systematic convolution encoder (hereafter abbreviated as RSC). The characteristic of the RSC is encoding two convolution codes having the same structure together, thus the receiving end is able to decode the message repeatedly. Since the characteristic of the repeatedly decoding, thus provides the excellent error-correcting capability. And since the excellence of the error-correcting capability, the turbo-codes are widely applied in the communication system. For example, like applied in the CDMA transmission system (J. Blaanz, P. Jung, and M. Na B han, “Realistic Simulations of CDMA Mobile Radio Systems Using Joint Detection and Coherent Receiver Antenna Diversity,” IEEE third International Symposium on Spread Spectrum Techniques and Applications, Oulu Finland, 1994).
[0005] When Berrou and Benedetto proposed the turbo-codes encoding structure, the RSC and the non-recursive systematic convolution (NSC) is compared. In most of the communication conditions, the RSC has larger minimum distance of the codes and the better error-correcting efficiency. Thus, two RSC are parallelized to form a turbo-code operation structure. Whereas, since the recursive characteristic of the RSC, the encoding process has a longer time delay, this is an existing disadvantage of using the turbo-codes.
SUMMARY OF THE INVENTION
[0006] To solve the problem mentioned above, the present invention provides a fast turbo-code decoder. The advantage of the encoder is the encoding data is output via less exclusive-or (XOR) gate operations. Thus, saves half of the operation time comparing to the conventional structure.
[0007] To achieve the objective mentioned above, the present invention provides a turbo-code fast encoding device that is suitable for the communication system. The device is suitable for outputting a parity information after the encoding process on a turbo-code of the sequential input. Wherein, the input bit sequence of the turbo-code is represented as d=(d1,d2, . . . ,dk, . . . ,dN), Where the dk is the input bit of the turbo-code fast encoding device at time k, k is from 1 to N, and N is the segment length. Wherein, the turbo-code fast encoding device comprises a first recursive systematic convolution (RSC) encoder and a second recursive systematic convolution (RSC) encoder. The first recursive systematic convolution (RSC) encoder and the second recursive systematic convolution (RSC) encoder all have
1
[0008] Wherein, dk is the input bit of the turbo-code fast encoding device at time k, yk is the parity information corresponding to dk, gdi is the parameter that is generated by a first encoder feed-forward generator, the element is either 0 or 1, whereas, ak-i is generated by ith register at time k.
[0009] The turbo-code fast encoding device mentioned above, wherein, the output of the first encoder at time k is represented as CK=(Xk,Y1K). Because the encoder is systematic, so Xk=dk. A parity output is represented as
2
[0010] herein, M is the memory order of the encoder, (g1f1, g1f2, . . . g1fM) is defined such like G1f is the first encoder feed-forward generator, the element is either 0 or 1.
[0011] The turbo-code fast encoding device mentioned above, wherein, the following equation
3
[0012] can be obtained from the first encoder. With the same reason, (g1bf1, g1b2, . . . g1bM)=G1b is called as the first encoder feedback generator, thus the following general equation is obtained:
4
[0013] the above equation can be re-arranged as follows:
5
[0014] The turbo-code fast encoding device mentioned above, wherein, the
6
[0015] is defined and called as the parameter of the first encoder direct-feed-forward generator, where the ∥ represents two rows of the binary numbers that are serially concatenated.
BRIEF DESCRIPTION OF THE DRAWINGS
[0016] The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention, and together with the description, serve to explain the principles of the invention. In the drawings,
[0017]
FIG. 1 schematically shows a turbo-code encoder comprising of two parallel RSC encoders;
[0018]
FIG. 2 schematically shows the decoding structure of the turbo-code;
[0019]
FIG. 3 schematically shows a structure of a fast RSC encoder;
[0020]
FIG. 4 schematically shows a conventional structure of a fast RSC encoder, wherein Gf=1101, Gb=1011; and
[0021]
FIG. 5 schematically shows a structure of a fast RSC encoder of a preferred embodiment of the invention, wherein Gf=1101, Gd=1110.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0022] A turbo-code encoder comprises two parallel RSC encoders (RSC 1 and RSC 2 as shown in FIG. 1), the sequence of the input bit is represented as d=(d1, d2, . . . , dk, . . . , dN), where the dk is the input bit of the encoder at time k, k is from 1 to N, and N is the segment length. The output of the first encoder RSC 1 at time k is represented as CK=(Xk, Y1K). Because the encoder is systematic, so Xk=dk. Another parity output is represented as
7
[0023] herein, M is the memory order of the encoder, (g1f1, g1f2, . . . g1fM) is defined as G1f is the first encoder feed-forward generator, the element is either 0 or 1. The first encoder is also called as the RSC 1 encoder. The following equation
8
[0024] can be obtained from the encoder. With the same reason, (g1bf1, g1b2, . . . g1bM)=G1b is called as the first encoder feedback generator, thus the following general equation is obtained:
9
[0025] the above equation can be re-arranged as follows:
10
[0026] The structure of the fast RSC encoder designed based on this is shown in FIG. 3. Herein, defines
11
[0027] called as the parameter of the first encoder direct-feed-forward generator, wherein, the ∥ represents two rows of the binary numbers are serially concatenated, for example, 1 ∥ 001=1001. With the same reason,
12
[0028] thus, can be written as the following general equation:
13
[0029] Herein, the subscript h of y is either 1 or 2 that represents the number of the RSC encoder. The structure of the RSC encoder 1 and the RSC encoder 2 are the same in current turbo-code application. Thus, the number h is omitted, obtains
14
[0030] the circuit diagram of the RSC encoder based on this design is shown in FIG. 3.
[0031] For easy to describe, the turbo-code of the third generation CDMA mobile communication standard is exemplified here as a preferred embodiment according to the present invention. The quantity of the register of the RSC encoder M=3, whereas, the RSC encoder 2 is the same as the RSC encoder 1, so g1bi=g2bi gbi and g1fi=g2fi gbi, where the code ratio R=⅓, as shown in FIG. 4, the parameters of the feedback generator and the feed-forward generator are Gf=1101, Gb=1011 respectively. The equation is represented as follows:
15
[0032] From equation (5) and based on the definition of equation (3), the parameter of the direct-feed-forward generator is obtained as Gd=1110, thus, the RSC encoder can be simplified as shown in FIG. 5. From equation (2), the encoding structure only uses only half of the exclusive-or (XOR) gate operations comparing to the conventional encoder to encode one bit. Comparing FIG. 4 and FIG. 5, the encoder of FIG. 4 needs via four exclusive-or gate operations to encode one bit, whereas, the encoder of the FIG. 5 only needs via two exclusive-or gate operations to encode one bit, thus, the speed is double.
[0033] The present invention provides a fast turbo-code encoding method and device. Wherein, the new structure of the encoder directly processes the exclusive-or operation on the input data and the internal value of the register. Thus, the encoding output is obtained via less exclusive-or gate time. As shown in equation (2), saves about half of the operation time of the conventional structure.
[0034] Although the invention has been described with reference to a particular embodiment thereof, it will be apparent to one of the ordinary skill in the art that modifications to the described embodiment may be made without departing from the spirit of the invention. Accordingly, the scope of the invention will be defined by the attached claims not by the above detailed description.
Claims
- 1. A turbo-code fast encoding device, the device is suitable for the communication system, the device is suitable for outputting parity information after the encoding process on a turbo-code of the sequential input, wherein, the input bit sequence of the turbo-code is represented as d=(d1, d2, . . . , dk, . . . ,dN), where the dk is the input bit of the turbo-code fast encoding device at time k, k is from 1 to N, and N is the segment length, wherein, the turbo-code fast encoding device comprises:
a first recursive systematic convolution (RSC) encoder; and a second recursive systematic convolution (RSC) encoder, wherein, the first recursive systematic convolution (RSC) encoder and the second recursive systematic convolution (RSC) encoder comply to 16yk=dk+∑i=1Mgdiak-iWherein, dk is the input bit of the turbo-code fast encoding device at time k, yk is the parity information corresponding to dk, gdi is the parameter that is generated by a first encoder feed-forward generator, the element is either 0 or 1, whereas, ak-i is generated by ith register at time k.
- 2. The turbo-code fast encoding device of claim 1, wherein, the output of the first recursive systematic convolution encoder at time k is represented as CK=(Xk, Y1K), because the encoder is systematic, so Xk=dk, a surplus code output is represented as
- 3. The turbo-code fast encoding device of claim 1, wherein, the following equation
- 4. The turbo-code fast encoding device of claim 3, wherein, the