Claims
- 1. An apparatus for detecting and isolating a fault condition in any of a plurality of node circuits, in a communications loop comprised of a plurality of said node circuits connected along a two-wire closed communications loop, wherein the respective ends of the closed loop are connected to a computer processor, and each node circuit may independently send data to and receive data from the processor via the communications loop, comprising:
- a) each node circuit respectively having connections to a neuron circuit associated therewith, and each neuron circuit having means for connection to a data-originating circuit, and means for transferring data from said data-originating circuit to said node circuit;
- b) each node circuit respectively having a fault switching circuit interposed between said two-wire communications loop and said neuron circuit, each said fault switching circuit further comprising:
- i) a first switching state wherein said communications loop is unbroken and is connected to said neuron circuit associated with said respective node circuit;
- ii) a second switching state wherein said communications loop is broken and a first broken end is terminated in a line resistance and a second broken end is connected to said neuron circuit;
- iii) a third switching state wherein said communications loop is broken and a first broken end is connected to said neuron circuit and a second broken end is terminated in a line resistance; and
- iv) a fourth switching state wherein said communications loop is broken and both of said broken ends are each terminated in a line resistance;
- c) said computer processor having means for periodically sending coded transmission signals to a first end of said two-wire communications loop, and for receiving said coded transmission signals from the second end of said loop;
- d) each of said neuron circuits having means for periodically checking for said coded transmission signals and for actuating said fault switching circuit to one of said plurality of switching states if said coded transmission signals are not received by said neuron circuit, comprising means for switching said fault switching circuit to said first state when said coded transmission signals are detected to be present, and switching said fault switching circuit to said second state when said coded transmission signals are not detected; and
- e) said computer processor having means for periodically checking for the return of said coded transmission signals and for changing the state of its sending coded transmission signals when the return of coded transmission signals is not detected, whereby said computer processor sends coded transmission signals from both of said ends of said communications loop thereafter.
- 2. The apparatus of claim 1, wherein said coded transmission signals further comprise signals representative of date and time identifiers.
- 3. The apparatus of claim 1, wherein said neuron circuits' means for periodically checking and actuating further comprises means for rechecking for said coded transmission signals when said fault switching circuit is in said second state, and for leaving said fault switching circuit in said second state when said rechecked coded transmission signals are detected, and for switching said fault switching circuit to said third state when said rechecked coded transmission signals are not detected.
- 4. The apparatus of claim 3, wherein said neuron circuits' means for periodically checking and actuating further comprises means for further rechecking for said coded transmission signals when said fault switching circuit is in said third state, and for leaving said fault switching circuit in said third state when said further rechecked coded transmission signals are detected, and for switching said fault switching circuit to said fourth state when said further rechecked coded transmission signals are not detected.
- 5. The apparatus of claim 4, wherein said neuron circuits' means for periodically checking and actuating further comprises leaving said fault switching circuit in said fourth state for a predetermined time, and means for repeating the apparatus claimed in claims 2-4 a predetermined number of times.
Parent Case Info
This is a continuation of U.S. application Ser. No. 08/032,360, filed Mar. 17, 1993, now abandoned.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
32360 |
Mar 1993 |
|