Claims
- 1. A digital memory system comprising:
- a multi-level storage system having distinct error correction means for at least two distinct ones of said levels, a lower one of said levels being capable of exhibiting both hard and soft errors; and
- means for disabling a lower level one of said error correction means upon occurrence of multiple errors at said lower level as detected by the error correction means associated with said upper level; and
- wherein an error correction means at an upper level of said storage system is operable to correct otherwise masked hard errors by activation, of said disabling means, by an upper one of said error correction means.
- 2. A method for enhancing reliability in a multi-level memory system having distinct error correction means for at least two distinct ones of said levels and in which a lower one of said levels is capable of exhibiting both hard and soft errors, said method comprising the steps of disabling a lower level one of said error correction means, upon occurrence of multiple errors at said lower level, and then correcting errors at a higher level in response to a hard error present at said lower level.
Parent Case Info
This is a continuation of patent application Ser. No. 07/790,797 filed Nov. 12, 1991 and subsequently issued as U.S. Pat. No. 5,228,046 on Jul. 13, 1993 and which in turn is a continuing application of application Ser. No. 07/321,827 filed Mar. 10, 1989.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0186719 |
Dec 1984 |
FRX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
790797 |
Nov 1991 |
|
Parent |
321827 |
Mar 1989 |
|