Claims
- 1. A computer system having a mechanism for handling processing errors, comprising:first means for detecting an error occurring during processing of an instruction by said computer system; second means, coupled to said first means, for causing said computer system to retry at least one operation subsumed by said instruction, in response to detection of said error; third means, coupled to said second means, for determining whether said retry was successful; fourth means, coupled to said second means and said third means and responsive to an indication by said third means that said retry was not successful, for varying an instruction processing cycle time of said computer system and for causing said second means to again retry said at least one operation subsequent to said varying; and fifth means, coupled to said fourth means, for initiating a deferred service call over a communications link in response to said varying, said deferred service call indicating that a digital computer system is operating in a degraded performance mode.
- 2. A process handling processing errors in a computer system having a plurality of functional units, comprising the steps of:detecting an error occurring during processing of an operation by a functional unit; determining that said error was caused by a timing dependent defect; and after said determining step, causing said functional unit to process subsequent operations in a degraded performance mode such that said error will not recur, wherein each of said functional units are processors and where said causing said functional unit to process subsequent operations in a degraded mode comprises the step of operating said functional unit at a reduced clock speed while continuing to operate remaining functional units in said plurality of functional units at a normal clock speed.
Parent Case Info
This application is a continuation application of application Ser. No. 08/338,976, filed on Nov. 14, 1994, which is a continuation application of U.S. application Ser. No. 07/807,696, filed on Dec. 16, 1991, which is now abandoned.
US Referenced Citations (10)
Non-Patent Literature Citations (5)
Entry |
IBM Technical Disclosure Bulletin, vol. 29, No. 2, Jul. 1986, pp. 903-904; “Clock Recovery . . . Counter”. |
IBM Technical Disclosure Bulletin, vol. 28, No. 1, Jun. 1985; pp. 49-51; “Self Test AC Isolation”. |
IBM Technical Disclosure Bulletin, vol. 27, No. 4B, Sep. 1984, pp. 2509-2510; “High Speed Programmable Clock Generator”. |
IEEE Spectrum, Feb. 1984, pp. 36-42; “Maintenance processors for Mainframe Computers” by T. Liu. |
IBM Technical Disclosure Bulletin, vol. 21, No. 4, Sep. 1978; “Retry with Performance Degradation”. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/338976 |
Nov 1994 |
US |
Child |
09/562942 |
|
US |
Parent |
07/807696 |
Dec 1991 |
US |
Child |
08/338976 |
|
US |