| Ashjaee, M. J., "Totally Self-Checking Circuits for Separate Codes", a PhD dissertation at University of Iowa, Jul. 1976. |
| Kumar, V. P. and Reddy, S. M., "Augmented Shuffle-Exchange Multistage Interconnection Networks," Computer, Jun. 1987, pp. 30-40. |
| Kumar, V. P., "On Highly Reliable High-Performance Multistage Interconnection Networks, " a PhD dissertation at University of Iowa, 1985. |
| Golan, P., "Design of Totally Self Checking Checker for 1-out-of-3 code," IEEE Transactions on Computers, vol. C-33, No. 3, Mar. 1984, p. 285. |
| Carter and Schneider, "Designs of Dynamically Checked Computers," IFIP68, vol. 2, Edinburg, Scotland, Aug. 1968, pp. 878-883. |