Faris, "VLSI Superconducting Technologies", Chapter 9 of Hardware and Software Concepts in VLSI, at 177-238 (1983). |
Faris et al., "Basic Design of a Josephson Technology Cache Memory", IBM J. of Res. & Development, vol. 24 (1980), pp. 143-154. |
Gueret et al., "Investigations for a Josephson Computer Main Memory with Single-Flux-Quantum Cells", IBM J. of Res. & Development, vol. 24 (1980), pp. 155-166. |
Zappe and Landman, "Analysis of Resonance Phenomena in Josephson Interferometer Devices", J. Appl. Phys., vol. 49, pp. 344-350 (1978). |
Harris, "Turn-on Delay of Josephson Interferometer Logic Devices", IEEE Trans. on Magnetics, vol. MAG-15, pp. 562-565 (1979). |
Zappe, "Dynamic Behavior of Josephson Tunnel Junctions in the Subanosecond Range", J. Appl. Phys., vol. 44, pp. 865-874. |
Arnett and Herrell, "Regulated AC Power for Josephson Interferometer Latching Logic Circuits", IEEE Trans. on Magnetics, vol. MAG-15, pp. 554-557 (1979). |
Faris, "Quiteron", Physica, vol. 126B, pp. 165-175 (1984). |
Tucker, "Predicted Conversion Gain in Superconductor-Insulator-Superconductor Quasiparticle Mixers", Appl. Phys. Lett., vol. 36, pp. 477-479 (1980). |
Kerr et al., "Infinite Available Gain in a 115 GHz SIS Mixer", Physica, vol. 108B, pp. 1369-1370. |
Rudner et al., "The Antenna-Complex SIS Quasiparticle Array Mixer", IEEE Trans. on Magnetics, vol. MAG-17, pp. 690-693 (1981). |
Zappe, "Josephson Computer Technology", Published in Deaver, Advances in Superconductivity (Plenum 1983), pp. 51 et. seq. |
Jillie, "All-Refractory Josephson Logic Circuits", IEEE J. of Solid State Circuits, vol. SC-18, pp. 173-180 (1983). |
Huggins, "Preparation and Characteristics of Nb/Al-oxide-Nb Tunnel Junctions". |
Gurvitch, "Quality Refractory Josephson Tunnel Junctions Utilizing Thin Aluminum Layers", Appl. Phys. Lett., vol. 42, pp. 472-474 (1983). |