Field emission display backplates

Information

  • Patent Grant
  • 6552477
  • Patent Number
    6,552,477
  • Date Filed
    Wednesday, February 3, 1999
    25 years ago
  • Date Issued
    Tuesday, April 22, 2003
    21 years ago
Abstract
A field emission display backplate including a substrate having a surface; an emitter which extends from the surface of the substrate; and an anode having an upper surface, a lower surface, and an opening surface which defines an opening aligned with the emitter, the opening surface includes a first portion which curves outward relative to the anode and a second portion which curves inward relative to the anode.
Description




TECHNICAL FIELD




The present invention relates to field emission display backplates and methods of forming field emission display backplates.




BACKGROUND OF THE INVENTION




Field emission displays are utilized in a growing number of applications. Some conventional field emission display configurations include a cathode plate, also referred to as a backplate, having a series of emitter tips fabricated thereon. The emitters are configured to selectively emit electrons toward an opposing screen of a faceplate to produce an image. Such a screen is typically coated with a phosphor to produce an image responsive to emitted electrons striking the screen.




Multiple emitters are typically utilized to excite a single pixel. For example, hundreds of emitters may be utilized for a single pixel. Individual pixels can contain a deposited one of red, green or blue phosphor.




A grid, also commonly referred to as a gate, comprising a conductive material such as metal or polysilicon is preferably formed adjacent and spaced from the emitter tips. The gate is preferably positively charged providing an anode to selectively control the emission of electrons from a corresponding emitter. Inasmuch as the substrate is usually grounded or provided at a lower voltage potential, the selective application of a positive voltage to the gate results in the selective emission of electrons from the corresponding emitter. Further, the corresponding screen of the faceplate may be positively charged to attract emitted electrons. An exemplary field emission display configuration is described in U.S. Pat. No. 5,229,331, assigned to the assignee of the present invention, and incorporated herein by reference.




It has been observed during operation of conventional field emission displays that undesired or spurious electron emission from the emitter to the grid or gate electrode can occur. Such emitted electrons proceed in a substantially horizontal path and are drawn to the gate electrode as opposed to being drawn to the phosphor screen of the faceplate as desired.




Referring to

FIG. 1



a


-

FIG. 1



c


, a process for fabricating an emitter and grid construction of a conventional field emission display backplate fragment


10


is illustrated. Referring specifically to

FIG. 1



a


, fragment


10


includes a bulk substrate


12


. Substrate


12


comprises a monocrystalline silicon wafer, or polysilicon or amorphous silicon on a glass substrate. A layer of first material


13


and a layer of second material


14


are formed within bulk substrate


12


. The first and second layers can be doped with impurities to provide p− semiconductive material


13


and n+ semiconductive material


14


, respectively. A mask


9


is formed over substrate


12


.




Referring to

FIG. 1



b


, isotropic and/or anisotropic etching of the structure of

FIG. 1



a


provides an emitter


11


which extends from a surface of substrate


12


. The etch is timed such that emitter


11


typically comprises substantially n+ semiconductive material


14


.




Referring to

FIG. 1



c


, a conformal layer of insulative material


18


is deposited over substrate material


13


and emitter


11


following the formation of emitter


11


. Thereafter, conductive material


16


having surfaces


17


is formed over the layer of insulative material


18


. Field emission display backplate fragment


10


may next undergo chemical-mechanical polishing to remove portions of the conductive material and the conformal insulating material which extends beyond emitter


11


as described in U.S. Pat. No. 5,229,331. The chemical-mechanical polishing step exposes the insulative layer about emitter


11


. Wet etching of the insulative layer forms the depicted regions of insulative material


18


and exposes emitter


11


.




An electrical field is generated intermediate surfaces


17


of grid


16


and emitter


11


to provide electron emission from emitter


11


through an opening


15


within grid


16


. During operation, spurious electrons may be drawn in a substantially horizontal direction towards grid


16


as opposed to a direction through opening


15


. Such is undesired. This problem is particularly acute in applications where the spacing intermediate grid surfaces


17


and emitter


11


is reduced to provide a field emission display backplate structure


10


which is operable with lower turn-on voltages.




Referring to

FIG. 2

, a conventional structure utilized to reduce the emission of spurious electrons from emitter


11


to grid


16




a


is illustrated. More specifically, increasing the spacing intermediate the outer surface of emitter


11


and surfaces


17


of grid


16


reduces the flow of such spurious electrons to grid


16


.




Conventional field emission display fragment


10




a


can be formed utilizing a reflow processing step. More specifically, following the formation of the conformal insulative layer, a reflow process step is conducted to reduce the slope of portions of the insulative layer over emitter


11


. Thereafter, a conductive layer is deposited over the reflowed insulative layer to form grid


16




a


. Such provides surfaces


17




a


of grid


16




a


having reduced slopes compared with grid surfaces


17


shown in

FIG. 1



c


and represented as dashed lines. In particular, the depicted grid


16




a


includes surfaces


17




a


which are pulled back from emitter


11


compared with surfaces


17


of grid


16


of

FIG. 1



c


. Fragment


10




a


of

FIG. 2

provides reduced spurious electron emission from tip


11


to grid


16




a


compared with the emission of spurious electrons from tip


11


to grid


16


of

FIG. 1



c.






However, the described reflow processing technique of the conformal insulative layer has some disadvantages with respect to field emission display backplate processing. For example, the reflow temperature of the insulative material may exceed the strain point of some glass substrates resulting in damage to the structure. Further, the reflowed insulative layer may have a non-uniform thickness across the substrate because of possible varied temperatures across the substrate during the reflow processing step. Also, reflow processing techniques are often difficult to implement in arrangements having a large number of tips in close proximity to one another because of increased surface tension. Numerous tips are typically provided within field emission display backplates to reduce non-uniform characteristics of individual ones of the tips. In addition, opening


15


formed within grid


16




a


is sensitive to chemical-mechanical polishing inasmuch as grid


16




a


has been pulled back from tips


11


.




Therefore, there exists a need to provide improved field emission display backplate structures and processing methodologies of the same which overcome the problems associated with the prior art.




SUMMARY OF THE INVENTION




The present invention includes field emission display backplates and methods of forming field emission display backplates. According to a first aspect, a field emission display backplate includes a substrate having a surface and an emitter which extends from the surface of the substrate. Further, an anode having an upper surface, a lower surface, and an opening surface, is formed spaced from the emitter. The opening surface defines an opening aligned with the emitter and the opening surface includes a first portion which curves outward relative to the anode and a second portion which curves inward relative to the anode.




According to some aspects, the emitter has a surface including an inner surface portion which curves outward relative to the emitter and an outer surface portion which curves inward relative to the emitter. The outer surface of the emitter can be parallel to the opening surface of the anode. The emitter has a length in a direction substantially orthogonal to the surface of the substrate. The inner portion of the emitter has a length comprising approximately 15 percent to 95 percent of the length of the emitter according to some aspects.




The present invention includes other aspects wherein the emitter includes an inner portion comprising a first doping type semiconductive material and an outer portion comprising a second doping type semiconductive material. For example, the inner portion of the emitter can comprise p-type semiconductive material and the outer portion can comprise n-type semiconductive material.




The present invention also includes methodologies for forming field emission display backplates.











BRIEF DESCRIPTION OF THE DRAWINGS




Preferred embodiments of the invention are described below with reference to the following accompanying drawings.





FIG. 1



a


-

FIG. 1



c


illustrate a process for forming a segment of a conventional field emission display backplate.





FIG. 2

is a cross-sectional side elevational view of a segment of another conventional field emission display backplate.





FIG. 3

is a cross-sectional side elevational view of a segment of a backplate comprising a substrate and a mask formed at an initial processing step.





FIG. 4

is a cross-sectional side elevational view of the segment including an emitter formed to extend from the substrate.





FIG. 5

is a cross-sectional side elevational view of the segment including an insulative layer and conductive layer formed over the emitter of FIG.


4


.





FIG. 6

is a cross-sectional side elevational view of the segment shown in

FIG. 5

at a subsequent processing step.





FIG. 7

is a cross-sectional side elevational view of the segment shown in

FIG. 6

at a subsequent processing step.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).




Referring to

FIG. 3

, a fragment or segment


20


of a field emission display backplate is illustrated at an initial processing step. The depicted field emission display backplate segment


20


includes a bulk substrate


22


. Substrate


22


comprises silicon in the described embodiment. For example, substrate


22


can comprise a monocrystalline p-type silicon wafer or polycrystalline silicon or amorphous silicon upon glass.




Substrate


22


includes a first layer comprising a first doping type semiconductive material


24


and a second layer comprising a second doping type semiconductive material


26


. In the described fabrication method, first material


24


has been doped with a p-type impurity to provide p− semiconductive material. Second material


26


has been doped with an n-type impurity to provide n+ semiconductive material. A preferred doping concentration of p− semiconductive material


24


is 10


17


-10


21


cm


3


. A preferred doping concentration of n+ semiconductive material


26


is 10


17


-10


21


/cm


3


. Such doping can occur by ion implantation, diffusion or intrinsic doping in exemplary fabrication processes. In but one embodiment, first material


24


has an approximate thickness of 0.5 μm and second material


26


has an approximate thickness of 1 μm.




A mask


28


is shown formed over first material


24


and second material


26


and upon substrate


22


. Mask


28


is circular and comprises patterned photoresist or SiO


2


patterned from such photoresist in the described embodiment. Provision of circular mask


28


forms a field emission display emitter in subsequent processing steps having a generally conical shape as described below. Mask


28


can be formed using conventional photolithographic processing and etching techniques.




Referring to

FIG. 4

, substrate


22


has been etched to form a field emission display emitter


30


. Emitter


30


comprises an apex or tip


31


operable to emit electrons toward a faceplate (not shown). Substrate


22


is preferably isotropically dry etched. An example chemical and etching condition to form the depicted emitter


30


includes a plasma comprising a combination of NF


3


and Cl


2


and an additive, such as helium. Etching of a portion of first material


24


and second material


26


provides emitter


30


as illustrated. Emitter


30


comprises an inner portion


34


comprising p− semiconductive material


24


and an outer portion


36


comprising n+ semiconductive material


26


. Etching of substrate


22


additionally forms a substantially planar surface


32


.




The etchant utilized to form emitter


30


is preferably selective to p− semiconductive material


24


. However, the etchant is not infinitely selective and some etchback of p− semiconductive material


24


occurs. Etching of the different semiconductive materials


24


,


26


occurs at different rates resulting in the structure of emitter


30


depicted in FIG.


4


.




Emitter


30


has a surface


38


including an inner surface portion


40


and an outer surface portion


42


corresponding to respective emitter portions


34


,


36


. Inner surface portion


40


curves outward relative to emitter


30


as a result of the etchback of p− semiconductive material


24


during etching. Outer surface portion


42


curves inward relative to emitter


30


. In one embodiment, surface portions


40


,


42


of surface


38


individually curve with respect to a respective substantially constant radius. Inner surface portion


40


is convex and outer surface portion


42


is concave in the depicted illustration.




The etching of substrate


22


is preferably timed to provide emitter


30


having desired dimensions. More specifically, emitter


30


extends a length L in a substantially orthogonal direction to surface


32


of substrate


22


. In one embodiment, inner portion


34


has a length comprising approximately 15 percent to 95 percent of the length L of emitter


30


. Outer portion


36


comprises the remaining length L of emitter


30


. Inner portion


34


of emitter


30


preferably has an effective length in a direction substantially orthogonal to substrate surface


32


to reduce the emission of electrons from emitter


30


to an associated grid (shown in FIG.


7


). Length L of emitter


30


is within the approximate range of 0.5 μm to 2 μm in the described embodiment.




Referring to

FIG. 5

, the photoresist mask has been stripped from emitter


30


and an insulative layer


50


is formed over substrate


22


and emitter


30


. An exemplary insulative layer


50


comprises borophosphosilicate glass (BPSG) or silicon oxide (SiO


2


). BPSG insulative layer


50


may be deposited by chemical vapor deposition (CVD). BPSG insulative layer


50


has a preferred thickness within the approximate range of 0.3 μm to 1.5 μm. Thereafter, a conductive layer


52


is formed over insulative layer


50


. Conductive layer


52


preferably comprises a metal, doped polysilicon or amorphous silicon. Conductive layer


52


is utilized to form an anodic grid or gate as described below. Conductive layer


52


has a preferred thickness within the approximate range of 0.3 μm to 0.6 μm.




Referring to

FIG. 6

, field emission display backplate segment


20


has undergone chemical-mechanical polishing to remove portions of insulative layer


50


and conductive layer


52


. The chemical-mechanical polishing of field emission display backplate segment


20


exposes insulative layer


50


. Chemical-mechanical polishing of field emission display backplate segment


20


provides a substantially planer upper surface which defines an anode


60


. Anode


60


may be referred to as a grid or gate and is utilized to control the emission of electrons from corresponding emitter


30


. Anode


60


includes an upper surface


61


provided by the chemical-mechanical processing and a lower surface


63


defined by insulative layer


50


.




Referring to

FIG. 7

, wet etching of the field emission display backplate segment


20


depicted in

FIG. 6

yields the depicted structure. An exemplary wet etching chemistry includes a buffered oxide etch (BOE). More specifically, a timed etch provides etching of portions of insulative layer


50


adjacent emitter


30


and exposes emitter


30


.




As illustrated, anode


60


is spaced from emitter


30


and includes an opening surface


62


which defines a circular opening


64


aligned with emitter


30


. Opening surface


62


is a complimentary surface substantially parallel to outer surface


38


of emitter


30


. Opening surface


62


is spaced a substantially constant distance from outer surface


38


of emitter


30


in an overlapping region of emitter


30


and anode


60


.




More specifically, opening surface


62


includes a first surface portion


66


which curves outward relative to anode


60


and is parallel to surface


42


of emitter outer portion


36


. Further, opening surface


62


includes a second surface portion


68


which curves inward relative to anode


60


and is parallel to surface


40


of emitter inner portion


34


. In one embodiment, surface portions


66


,


68


of opening surface


62


individually curve with respect to a respective substantially constant radius. Accordingly, first surface portion


66


is convex and second surface portion


68


is concave in the depicted illustration.




During operation, a positive voltage bias with reference to substrate


22


is applied to anode


60


resulting in the emission of electrons from emitter


30


. It is preferred to minimize the emission of spurious electrons from emitter


30


to anode


60


. The field emission display backplate segment


20


depicted in

FIG. 7

reduces the emission of such spurious electrons compared with the conventional constructions illustrated above.




More specifically, the structure of

FIG. 7

provides a decreased electric field below emitter tip


31


. This region of decreased electric field can be tailored by adjusting the thickness of insulative layer


50


, the height of emitter


30


and the thickness of conductive layer


52


. In addition, provision of emitter inner portion


34


comprising p-type semiconductive material


24


and having a length of approximately 15 percent to 95 percent of the length of emitter


30


increases the tunnelling barrier providing a structure having less probability of emitting electrons to anode


60


.




Further, inasmuch as anode


60


is biased positively with respect to emitter


30


, surface


40


of p− semiconductive material


24


of inner portion


34


is depleted of charge carriers creating a space-charge region, also referred to as a depletion region. The space-charge region extends some distance into bulk substrate


22


depending on the doping concentration of p− semiconductive material


24


. The creation of this space-charge region results in a reduced electric field at inner portion


34


of emitter


30


. Such reduces the emission of spurious electrons to anode


60


.




Additionally, the structure of field emission display backplate segment


20


depicted in

FIG. 7

having the space-charge region yields an emitter construction having a total capacitance which is reduced compared to prior art structures. Such reduces the turn-on voltage for emitter


30


. Further, the present invention provides a field emission display backplate having an anode opening


64


which is less sensitive to polishing during chemical-mechanical polishing inasmuch as only a portion of anode


60


is pulled back corresponding to surface portions


68


.




In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.



Claims
  • 1. A field emission display backplate comprising:a substrate having a surface; an emitter which extends from the surface of the substrate; and an anode having an upper surface, a lower surface, and an opening surface most proximate to the emitter and which defines an opening aligned with the emitter, the opening surface includes a first portion which curves outward relative to the anode and a second portion which curves inward relative to the anode.
  • 2. The field emission display backplate according to claim 1 wherein the emitter has a surface including a first portion which curves outward relative to the emitter and a second portion which curves inward relative to the emitter.
  • 3. The field emission display backplate according to claim 2 wherein the first and second emitter surface portions individually curve with respect to a substantially constant radius.
  • 4. The field emission display backplate according to claim 1 wherein the emitter includes a surface parallel to the opening surface of the anode.
  • 5. The field emission display backplate according to claim 1 wherein the emitter includes an emitter first portion comprising a first doping type semiconductive material and an emitter second portion comprising a second doping type semiconductive material.
  • 6. The field emission display backplate according to claim 5 wherein the emitter second portion includes a surface parallel with the first portion of the opening surface and the emitter first portion includes a surface parallel with the second portion of the opening surface.
  • 7. The field emission display backplate according to claim 5 wherein the emitter first portion comprises p-type semiconductive material and the emitter second portion comprises n-type semiconductive material.
  • 8. The field emission display backplate according to claim 5 wherein the emitter has a length in a direction substantially orthogonal to the surface of the substrate and the emitter first portion has a length comprising approximately 15 percent to 95 percent of the length of the emitter.
  • 9. The field emission display backplate according to claim 1 wherein the opening surface oppositely faces a surface of the emitter.
  • 10. A field emission display backplate comprising:a substrate having a surface; an emitter having a length which extends in a substantially orthogonal direction from the surface of the substrate and the emitter includes a first portion comprising a first doping type semiconductive material and approximately 15 to 95 percent of the length of the emitter and a second portion comprising a second doping type semiconductive material and the remaining length of the emitter, the first and second portions comprising different semiconductive material than a material of the substrate; and an anode spaced from the emitter.
  • 11. The field emission display backplate according to claim 10 wherein the first portion includes a surface which curves outward relative to the emitter and the second portion includes a surface which curves inward relative to the emitter.
  • 12. The field emission display backplate according to claim 10 wherein the anode includes an opening surface which defines an opening aligned with the emitter.
  • 13. The field emission display backplate according to claim 12 wherein the emitter includes a surface parallel with the opening surface of the anode.
  • 14. The field emission display backplate according to claim 12 wherein the opening surface includes a first portion which curves outward relative to the anode and a second portion which curves inward relative to the anode.
  • 15. The field emission display backplate according to claim 10 wherein the first portion comprises p-type semiconductive material and the second portion comprises n-type semiconductive material.
  • 16. The field emission display backplate according to claim 10 wherein the first portion is proximal to the substrate and the second portion is distal from the substrate.
  • 17. A field emission display backplate comprising:a substrate having a surface; an emitter which extends from the surface of the substrate and includes a first portion having a surface which curves outward relative to the emitter and a second portion having a surface which curves inward relative to the emitter; and an anode having a complementary surface parallel to the surface of the first portion and the surface of the second portion of the emitter.
  • 18. The field emission display backplate according to claim 17 wherein the surface of the anode defines an opening aligned with the emitter and includes a first portion which curves outward relative to the anode and a second portion which curves inward relative to the anode.
  • 19. The field emission display backplate according to claim 18 wherein the surfaces individually curve with respect to a substantially constant radius.
  • 20. The field emission display backplate according to claim 17 wherein the first portion comprises p-type semiconductive material and the second portion comprises n-type semiconductive material.
  • 21. The field emission display backplate according to claim 17 wherein the emitter has a length in a direction substantially orthogonal to the surface of the substrate and the first portion has a length comprising approximately 15 percent to 95 percent of the length of the emitter.
  • 22. The field emission display backplate according to claim 17 wherein the first portion is proximal to the substrate and the second portion is distal from the substrate.
  • 23. A field emission display backplate comprising:a substrate having a surface; an emitter which extends from the surface of the substrate and includes a first portion having a surface which curves outward relative to the emitter and a second portion having a surface which curves inward relative to the emitter; and an anode having a surface spaced a substantially constant distance from the second surface of the emitter in an overlapping region of the emitter and the anode.
  • 24. The field emission display backplate according to claim 23 wherein the surface of the anode defines an opening aligned with the emitter and includes a first portion which curves outward relative to the anode and a second portion which curves inward relative to the anode.
  • 25. The field emission display backplate according to claim 24 wherein the surfaces individually curve with respect to a constant radius.
  • 26. The field emission display backplate according to claim 23 wherein the first portion comprises p-type semiconductive material and the second portion comprises n-type semiconductive material.
  • 27. The field emission display backplate according to claim 23 wherein the emitter has a length in a direction substantially orthogonal to the surface of the substrate and the first portion has a length comprising approximately 15 percent to 95 percent of the length of the emitter.
  • 28. The field emission display backplate according to claim 23 wherein the first portion is proximal to the substrate and the second portion is distal from the substrate.
  • 29. A field emission display backplate comprising:a substrate having a surface; an emitter having a length which extends in a substantially orthogonal direction from the surface of the substrate, and the emitter includes: a first portion comprising p-type semiconductive material and having a surface which curves outward relative to the emitter and a length comprising approximately 15 to 95 percent of the length of the emitter; and a second portion comprising an n-type semiconductive material and having a surface which curves inward relative to the emitter; and an anode spaced from the emitter and including an opening surface which defines an opening aligned with the emitter, and the opening surface includes: a first portion having a surface which curves outward relative to the anode and is parallel to the surface of the second portion of the emitter; and a second portion having a surface which curves inward relative to the anode and is parallel to the surface of the first portion of the emitter.
  • 30. The field emission display backplate according to claim 29 wherein the first portion of the emitter is proximal to the substrate, and the second portion of the emitter is distal from the substrate.
PATENT RIGHTS STATEMENT

This invention was made with government support under contract No. DABT63-97-C-0001 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.

US Referenced Citations (10)
Number Name Date Kind
4513308 Greene et al. Apr 1985 A
5229331 Doan et al. Jul 1993 A
5391259 Cathey et al. Feb 1995 A
5576594 Toyoda et al. Nov 1996 A
5710478 Kanemaru et al. Jan 1998 A
5818153 Allen Oct 1998 A
5990612 Konuma Nov 1999 A
6022256 Rolfson Feb 2000 A
6130106 Zimlich Oct 2000 A
6137219 Song et al. Oct 2000 A
Non-Patent Literature Citations (1)
Entry
S. Wolf, Silicon Processing for the VLSI Era—vol. II. 1990, pp. 104-105. (no month).