This invention relates to field emission materials and devices, and is concerned particularly but not exclusively with methods of manufacturing addressable field electron emission cathode arrays. Preferred embodiments of the present invention aim to provide improved designs for multi-electrode control and focusing structures.
It has become clear to those skilled in the art that the key to practical field emission devices, particularly displays, lies in arrangements that permit the control of the emitted current with low voltages. Until recently, the majority of the art in this field related to tip-based emitters—that is, structures that utilise atomically sharp micro-tips as the field emitting source.
There is considerable prior art relating to tip-based emitters. The main objective of workers in that art has been to place an electrode with an aperture (the gate) less than 1 micron away from each single emitting tip, so that the required high fields can by achieved using applied potentials of 100V or less—these emitters are termed gated arrays. The first practical realisation of this was described by C A Spindt, working at Stanford Research Institute in California (J. Appl. Phys. 39,7, pp3504-3505, (1968)). Spindt's arrays used molybdenum emitting tips which were produced, using a self masking technique, by vacuum evaporation of metal into cylindrical depressions in a SiO2 layer on a Si substrate. Many variants and improvements on the basic Spindt technology are described in the scientific and patent literature.
In about 1985, it was discovered that thin films of diamond could be grown on heated substrates from a hydrogen-methane atmosphere, to provide broad-area field emitters.
In 1988, S Bajic and R V Latham (Journal of Physics D Applied Physics, vol. 21 200-204 (1988)), described a low-cost composite that created a high density of metal-insulator-metal-insulator-vacuum (MIMIV) emitting sites. The composite had conducting particles dispersed in an epoxy resin. The coating was applied to the surface by standard spin coating techniques.
Much later (1995) Tuck, Taylor and Latham (GB 2 304 989) improved the above MIMIV emitter by replacing the epoxy resin with an inorganic insulator that both improved stability and enabled it to be operated in sealed off vacuum devices.
Work in this area, which includes carbon and other nanotube layers, is now very fashionable and there is a building body of art in both the patent and scientific literature.
The best examples of such broad-area emitters can produce usable electric currents at fields less than 10 V/micron. In the context of this specification, a broad-area field emitter is any material including carbon and other nanotube layers that by virtue of its composition, micro-structure, work function or other property emits useable electronic currents at macroscopic electrical fields that might be reasonably generated at a planar or near-planar surface—that is, without the use of atomically sharp micro-tips as emitting sites.
Electron optical analysis shows that the feature size required to control a broad-area emitter is nearly an order of magnitude larger than for a tip-based system. Zhu et al (U.S. Pat. No. 5,283,501) describes such structures with diamond-based emitters. Moyer (U.S. Pat. No. 5,473,218) claims an electron optical improvement in which a conducting layer sits upon the broad-area emitter to both prevent emission into the gate insulator and focus electrons through the gate aperture. The concept of such structures was not new and is electronoptically equivalent to arrangements that had been used in thermionic devices for many decades. For example Winsor (U.S. Pat. No. 3,500,110) described a shadow grid at cathode potential to prevent unwanted electrons intercepting a grid set at a potential positive with respect to the cathode. Somewhat later, Miram (U.S. Pat. No. 4,096,406) improved upon this to produce a bonded grid structure in which the shadow grid and control grid are separated by a solid insulator and placed in contact with the cathode. Moyer's arrangement simply replaced the thermionic cathode in Miram's structure with an equivalent broad-area field emitter. However, such structures are useful, with the major challenge being methods of constructing them at low cost and over large areas. However, to perform strong focusing, the conducting layer in Moyer's structure really needs to be rather thick—such a structure has been described by Macaulay et al (U.S. Pat. No. 5,552,659).
It is in the area of emitter cell design, particularly for field emitting displays and permitting stable operation, that preferred embodiments of the present invention make a contribution to the art.
Devices based upon broad-area emitters offer many advantages over the previous tip-based art. In particular, the ideal size for the emitter cell is now ˜10 microns in diameter, facilitating considerable reductions in the cost of fabrication compared to the semiconductor-type processes used to make tip-based structures.
However, practical experience with such broad-area-based devices shows that, on close inspection, the operation of the emitter cells can be unstable, with cathode-gate micro-discharges that can eject plasma and trigger destructive cathode (or gate) to anode arcs.
The applicants have discovered that the primary process that causes this instability is as illustrated in
We have discovered also that the sensitivity of display devices to such effects increases with both the number of pixels and the anode voltage. This problem thus represents a major obstruction to the creation of the large-area low-cost display devices that broad-area emitters offer.
Preferred embodiments of the present invention aim to provide improved field emitting structures with emitter cells that can emit electrons in a stable manner.
Such emitter structures may be used in devices that include: field electron emission display panels; light emitting modules for stadium-type displays; high power pulse devices such as electron MASERS and gyrotrons; crossed-field microwave tubes such as CFAs; linear beam tubes such as klystrons; flash x-ray tubes; triggered spark gaps and related devices; broad area x-ray sources for sterilisation; vacuum gauges; ion thrusters for space vehicles; particle accelerators; lamps; ozonisers; and plasma reactors.
According to one aspect of the present invention, there is provided a road area field electron emitter comprising a plurality of emitter cells formed in a layered structure, each cell comprising a hole at the base of which a field electron emission material is disposed:
wherein said layered structure comprises:
an emitter layer having a substrate provided with an electrically conductive surface and said field electron emission material disposed on said surface;
a gate electrode spaced from said emitter layer; and
dielectric material disposed between said emitter layer and said gate electrode:
and wherein:
a first region of dielectric material contacts said emitter layer;
a second region of dielectric material contacts said gate electrode; and
means is provided for reducing cell-wall charge between said first and second regions.
Said means for reducing cell-wall charge may comprise an increase in the diameter of each cell from said first region to said second region.
The side walls of each cell may taper linearly from said first region to said second region.
The side walls of each cell may taper in a curved shape from said first region to said second region. Each cell may thus be bucket shaped or bowl shaped.
Said means for reducing cell-wall charge may comprise a current-leakage path provided by said dielectric material or a further material provided in or on said dielectric material.
Said dielectric material or further material may be selected from the group comprising chromium sesquioxide and silica with low concentrations of carbon or iron oxide.
Said means for reducing cell-wall charge may comprise a low secondary electron yield material with first cross-over potential less than the maximum emitter layer to gate voltage of the emitter, said low secondary electron yield material comprising said dielectric material or an insulator material provided on the side walls of each cell.
Said dielectric material or further material may be selected from the group comprising Cr2O3, SiN, a-Si SiC, carbon and implanted carbon.
Said means for reducing cell-wall charge may comprise a layered configuration within said dielectric material, to provide focusing of electrons emitted by said field electron emission material.
Said layered configuration may comprise a thin focus electrode between layers of said dielectric material.
Said thin focus electrode is of metal—for example, chromium.
Said thin focus electrode preferably has a thickness of less than 1 micron—for example, in the range of approximately 0.1 to 0.2 microns.
Said layered configuration may comprise layers of dielectric material of differing dielectric constant.
Said layers of dielectric material of differing dielectric constant may comprise a layer of lower dielectric constant which has a thickness in the range 10% to 80%, of the thickness of the layered configuration of said dielectric material.
Said layers of dielectric material may have dielectric constants that differ in a ratio of at least 3:2.
Said layers of dielectric material may have dielectric constants that differ in a ratio of at least 4:1.
Said dielectric material may include a layer of material that is porous relative to the rest of the dielectric material, to trap electrons.
Said porous material may have a porosity of approximately 50%.
In another aspect, the invention provides a field electron emission device comprising a broad area field electron emitter according to any of the preceding claims, and means for subjecting said emitter to an electric field in order to cause said emitter to emit electrons.
Such a device may comprise a substrate with an array of patches of said broad area field electron emitter.
A device as above may comprise a plasma reactor, corona discharge device, silent discharge device, ozoniser, an electron source, electron gun, electron device, x-ray tube, vacuum gauge, gas filled device or ion thruster.
The broad area field electron emitter may supply the total current for operation of the device.
The broad area field electron emitter may supply a starting, triggering or priming current for the device.
A device as above may comprise a display device.
A device as above may comprise a lamp.
Said lamp may be substantially flat.
Said broad area field electron emitter may be connected to an electric driving means via a ballast resistor to limit current.
Said ballast resistor may be applied as a resistive pad under each said emitting patch or in the form of a laterally conducting layer to segments of the emitting region.
Said broad area field electron emitter and/or a phosphor may be coated upon one or more one-dimensional array of conductive tracks which are arranged to be addressed by electronic driving means so as to produce a scanning illuminated line.
Such a device may include said electronic driving means.
Said broad area field electron emitter may be disposed in an environment which is gaseous, liquid, solid, or a vacuum.
A device as above may comprise a cathode which is optically translucent and is so arranged in relation to an anode that electrons emitted from the cathode impinge upon the anode to cause electro-luminescence at the anode, which electro-luminescence is visible through the optically translucent cathode.
For a better understanding of the invention, and to show how embodiments of the same may be carried into effect, reference will now be made, by way of example, to the accompanying diagrammatic drawings.
a shows a cell design with an additional electrode that focuses electrons away from the cell walls, with modelled electron trajectories;
a to 6b illustrate difficulties that can be encountered with a thick metallic layer;
a shows a cell design with an intermediate porous silica layer sandwiched between high dielectric constant layers to focus electrons away from the cell walls, with modelled electron trajectories;
b shows a low capacitance design where a thin layer of high dielectric constant material is covered by a much thicker layer of low dielectric constant material, with modelled electron trajectories;
a is a scanning electron micrograph (SEM) to illustrate a problem associated with building gated arrays on textured emitter surfaces;
b is a scanning electron micrograph (SEM) to illustrate use of a printed layer having strong planarising properties;
a to 10d illustrate cell designs utilising low secondary emission and charge leakage;
a to 12c illustrate examples of devices that may use broad area field electron emitter cathodes embodying the invention.
In the figures, like reference denote like or corresponding parts.
FIGS. 1 to 4 have been discussed above.
Such a structure may be formed by wet photo-etching of the gate insulator 502, followed by removal of the gate metal from below the resist layer or by reactive ion etching using shaped apertures within a resist layer.
The emitter layer 501 comprises a substrate, cathode tracks, emitter material and any remaining etch-stop layer below the gate insulator 502. Etch-stop layers are discussed below, and in the context of this specification, the term “emitter layer” includes any such etch-stop layer that is used to protect the emitter material during processing.
Moving now to
b shows a method of fabricating an emitter cell used frequently by the applicants and described in GB 2 330 687. In this method, the various layers of the structure of the gate structure are built up on the emitter layer, which comprises substrate 100, cathode tracks 101, emitter material 610 and etch stop layer 613. A photoresist layer 612 is applied and patterned to define the location and diameter of each cell. A self-aligned process using selective etches is then used to remove the unwanted layers 611. A problem that is found is that the etch system for the gate insulator (often silica) also attacks the emitter material 610, which is often a silica-carbon composite layer. The solution described in the above patent specification is to provide the additional etch stop layer 613 that resists the typically fluorine-based chemistry of the gate insulator etch, but can be removed later without chemical attack of the emitter material.
A thick electrode layer can present some major fabrication difficulties. In the case of a reactive ion etch processes,
e illustrates the situation if one tries to avoid the above problem by using a wet chemical etch. In this case, an undercut 621 forms that not only affects the electron-optical efficiency of the structure but, by undermining, can also put the structural integrity of the whole device at risk due to delamination of layers.
Returning now to the example of
The focusing electrode 600 is usually held at cathode potential, although other potentials may be used to adjust the focusing effect. Finite element modelling shows that the electric field from the gate potential penetrates to only a small degree between electrodes 501 and 600 which, if at the same potential, act for all practical purposes as a single electrode. The structure exhibits strong focusing and keeps the emitted electrons 601 well away from the sidewall of the cell, thus avoid the previously described charging effects.
Moving now to
The scanning electron micrograph (SEM) in
The printed layer 701 in
The applicants have observed that structures as described above have a much reduced incidence of cell wall charging and associate cathode-gate and cathode-anode discharges. This results in devices that can sustain increased anode voltages, leading to brighter longer lived displays.
The applicants believe that such improvements may result from a combination of factors:
Inspection of the electron ray tracing in
A disadvantage of using high dielectric constant materials is that they increase the parasitic capacitance between cathode and gate, the charging and discharging of which at video rates accounts for a large proportion of the power consumption of a field emission display. One would thus wish to use the very minimum amount of such materials.
Such a structure provides good focusing 815 and low capacitance.
Examples 1 and 2 have concentrated on directing emitted electrons away from the emitter cell walls. Examples 3 and 4 combine this with some control of the electrical properties of the cell walls. An alternative approach is to accept cell wall interception and modify the surface and/or bulk electrical properties of the gate insulator material 900 (
a shows the effect of such structures where the electron beam 901 incepts the cell wall 902 but, in this case (
An alternative or complementary approach is introduce controlled electrical leakage.
A suitable material would be a printed layer based upon chromium sesquioxide (Cr2O3) which has both desirable secondary emission and electrical leakage properties.
Equally,
The various approaches described in these examples—cell shaping, focusing electrodes, dielectric lenses, low secondary emission and electrically leaky structures—may be combined with each other to gain best effect.
The above-described an illustrated emitter cell structures may be used in devices that include: field electron emission display panels; light-emitting modules for stadium-type displays; high power pulse devices such as electron MASERS and gyrotrons; crossed-field microwave tubes such as CFAs; linear beam tubes such as klystrons; flash x-ray tubes; triggered spark gaps and related devices; broad area x-ray sources for sterilisation; vacuum gauges; ion thrusters for space vehicles; particle accelerators; lamps; ozonisers; and plasma reactors.
Examples of some of these devices are illustrated in
a shows an addressable gated cathode as might be used in a field emission display. The structure comprises an emitter layer formed of an insulating substrate 5000, cathode tracks 5010, emitter material 5020 and etch stop layer 5030 electrically connected to the cathode tracks. A gate insulator 5040 and gate tracks 5050 are disposed over the emitter layer. The gate tracks and gate insulators are perforated with emitter cells 5060. A negative bias on a selected cathode track and an associated positive bias on a gate track causes electrons 5070 to be emitted towards an anode (not shown).
The reader is directed to our patent GB 2 330 687 for further details of constructing Field Effect Devices.
The electrode tracks in each layer may be merged to form a controllable but non-addressable electron source that would find application in numerous devices.
b shows how the addressable structure in
Although a monochrome display has been described, for ease of illustration and explanation, it will be readily understood by those skilled in the art that a corresponding arrangement with a three-part pixel may be used to produce a colour display.
c shows a flat lamp using one of the above-described materials. Such a lamp may be used to provide backlighting for liquid crystal displays, although this does not preclude other uses, such as room lighting.
The lamp comprises a cathode plate 5200 comprising a version of that in
The operation and construction of such devices, which are only examples of the many applications of preferred embodiments of this invention, will readily be apparent to those skilled in the art. An important feature of preferred embodiments of the invention is the ability to use broad-area emitters and printed or directly photo-patternable layers where appropriate, thus enabling complex multi-emitter structures, such as those required for displays, to be created at modest cost. In the context of this specification, printing means a process that places or forms an emitting material in a defined pattern. Examples of suitable processes to print these inks are (amongst others): screen printing Xerography, photolithography (including directly photo-patternable materials), electrostatic deposition, spraying, ink jet printing and offset lithography. If patterning is not required, techniques such as wire roll coating (K-coaters) or blade coating may also be used.
Devices that embody the invention may be made in all sizes, large and small. This applies especially to displays, which may range from a single pixel device to a multi-pixel device, from miniature to macro-size displays.
The above-described and illustrated embodiments of the invention disclose various means for reducing cell-wall charge. That is, as compared to a conventional emitter cell of substantially constant diameter, formed in a conventional dielectric, cell-wall charging is reduced. Conventionally, a designer would attempt to provide as high a dielectric strength as possible. However, this leads to the problem illustrated in
In constructing embodiments of the invention, a designer has a wide choice of parameter values, such as relative layer thicknesses and dielectric constants, for example, to achieve optimisation and limit cell-wall charging, thereby to achieve stable operation of the emitter cells. The figures of the accompanying drawings are diagrammatic and relative dimensions may vary from those shown. However, a device with relative dimensions along the lines as illustrated may be satisfactory.
In this specification, the verb “comprise” has its normal dictionary meaning, to denote non-exclusive inclusion. That is, use of the word “comprise” (or any of its derivatives) to include one feature or more, does not exclude the possibility of also including further features.
The reader's attention is directed to all papers and documents which are filed concurrently with or previous to this specification in connection with this application and which are open to public inspection with this specification, and the contents of all such papers and documents are incorporated herein by reference.
All of the features disclosed in this specification (including any accompanying claims, abstract and drawings), and/or all of the steps of any method or process so disclosed, may be combined in any combination, except combinations where at least some of such features and/or steps are mutually exclusive.
Each feature disclosed in this specification (including any accompanying claims, abstract and drawings), may be replaced by alternative features serving the same, equivalent or similar purpose, unless expressly stated otherwise. Thus, unless expressly stated otherwise, each feature disclosed is one example only of a genetic series of equivalent or similar features.
The invention is not restricted to the details of the foregoing embodiment(s). The invention extends to any novel one, or any novel combination, of the features disclosed in this specification (including any accompanying claims, abstract and drawings), or to any novel one, or any novel combination, of the steps of any method or process so disclosed.
| Number | Date | Country | Kind |
|---|---|---|---|
| 0311296.8 | May 2003 | GB | national |
| Filing Document | Filing Date | Country | Kind | 371c Date |
|---|---|---|---|---|
| PCT/EP04/50809 | 5/14/2004 | WO | 3/23/2006 |