Claims
- 1. A flat panel apparatus, comprising:
- a faceplate;
- a backplate positioned in an opposing relationship to the faceplate and connected in a sealed relationship to create a sealed envelope therebetween, the sealed envelope including a phosphor coated emissive area of length L.sub.1 ;
- a spacer in the envelope supporting the backplate and the faceplate against forces acting in a direction toward the envelope; and
- at least one electrode disposed on the spacer which extends a length L.sub.2 along a side of the spacer that is at least equal to L.sub.1, the voltage of the electrode being controlled to achieve a desired voltage distribution between the backplate and the faceplate.
- 2. The flat panel apparatus of claim 1, wherein the spacer has a height h, and each end of the electrode extends beyond the length L.sub.1 of the active area in an amount of about (1.0 to 1.5).times.h.
- 3. The flat panel apparatus of claim 1, wherein the spacer includes two or more electrodes that are positioned on the spacer in a substantially parallel relationship to each other.
- 4. The flat panel apparatus of claim 1, further comprising:
- a voltage divider that establishes the voltage of each electrode.
- 5. The flat panel apparatus of claim 1, wherein the electrode includes at least a first electrode, and a second electrode, wherein the first electrode is located nearest to the faceplate than the second electrode and has a synchronized voltage applied to it to correct for pixel deflections.
- 6. The flat panel apparatus of claim 1, further comprising:
- a power supply that establishes the voltage of the electrodes.
- 7. The flat panel apparatus of claim 4, wherein the voltage divider comprises a resistive coating formed on an exterior surface of the spacer.
- 8. The flat panel apparatus of claim 7, wherein resistive coating material is selectively removed from the voltage divider to establish the desired voltages on the electrodes,
- 9. The flat panel apparatus of claim 3, further comprising:
- an electrically conductive trace extending from each electrode to a location outside the sealed envelope of the apparatus, wherein material is selectively removed from the trace to establish a desired voltage on each of the electrodes.
- 10. The flat panel apparatus of claim 1, further comprising:
- a coating formed on an exterior surface of the spacer, the coating being made of a material that has a secondary emission ratio less than 4 and a sheet resistance between 10.sup.9 and 10.sup.14 .OMEGA./.quadrature..
- 11. The flat panel apparatus of claim 10, wherein the electrodes are formed over the coating.
- 12. The flat panel apparatus of claim 10, wherein the electrodes are formed under the coating.
- 13. The flat panel apparatus of claim 3, wherein the electrodes are positioned along substantially equal segments on the spacer.
- 14. The flat panel apparatus of claim 3, wherein the electrodes are positioned along substantially non-equal segments on the spacer.
- 15. A flat panel apparatus, comprising:
- a faceplate;
- a backplate positioned in an opposing relationship to the faceplate;
- an enclosure member positioned between the backplate and the faceplate to form a sealed envelope therebetween, the sealed envelope including a phosphor coated emissive area of length L.sub.1 ;
- a spacer in the envelope supporting the backplate and the faceplate against forces acting in a direction toward the envelope, the spacer having a selectable potential drop across an exterior surface of the spacer; and
- at least one electrode disposed on the spacer extending a length L.sub.2 along a side of the spacer that is at least equal to L.sub.1, the voltage of the electrode being controlled to achieve a desired voltage distribution between the backplate and the faceplate.
- 16. The flat panel apparatus of claim 15, wherein the spacer has a height h, and each end of the electrode extends beyond the length L.sub.1 of the active area in an amount of about (1.0 to 1.5).times.h.
- 17. The flat panel apparatus of claim 15, wherein the spacer includes two or more electrodes that are positioned on the spacer in a substantially parallel relationship to each other.
- 18. The flat panel apparatus of claim 15, further comprising:
- a voltage divider that establishes the voltage of each electrode.
- 19. The flat panel apparatus of claim 18, wherein the electrode includes at least a first electrode and a second electrode, wherein the first electrode is located nearest to the faceplate than the second electrode and has a synchronized voltage applied to correct for pixel deflections.
- 20. The flat panel apparatus of claim 15, wherein the voltage divider comprises a resistive coating formed on an exterior surface of the spacer.
- 21. The flat panel apparatus of claim 20, wherein resistive coating material is selectively removed from the voltage divider to establish the desired voltages on the electrodes.
- 22. The flat panel apparatus of claim 17, further comprising:
- an electrically conductive trace extending from each electrode to a location outside the sealed envelope of the apparatus, wherein material is selectively removed from the trace to establish a desired voltage on each of the electrodes.
- 23. The flat panel apparatus of claim 15, further comprising:
- a coating formed on an exterior surface of the spacer, the coating being made of a material that has a secondary emission ratio less than 4 and a sheet resistance between 10.sup.9 and 10.sup.14 .OMEGA./.quadrature..
- 24. The flat panel apparatus of claim 23, wherein the electrodes are formed over the coating.
- 25. The flat panel apparatus of claim 23, wherein the electrodes are formed under the coating.
- 26. A flat panel apparatus, comprising:
- a faceplate;
- a backplate positioned in an opposing relationship to the faceplate and connected in a sealed relationship to create a sealed envelope therebetween, the sealed envelope including a phosphor coated emissive area of length L.sub.1 ;
- a spacer in the envelope supporting the backplate and the faceplate against forces acting in a direction toward the envelope; and
- at least two electrodes disposed on the spacer from opposite ends of the spacer which extend a length L.sub.2 along a side of the spacer that is at least equal to 90% of L.sub.1, the voltage of the electrodes being controlled to achieve a desired voltage distribution between the backplate and the faceplate.
- 27. A flat panel apparatus, comprising:
- a faceplate;
- a backplate positioned in an opposing relationship to the faceplate;
- an enclosure member positioned between the backplate and the faceplate to form a sealed envelope therebetween;
- a spacer in the envelope supporting the backplate and the faceplate against forces acting in a direction toward the envelope; and
- at least one electrode disposed on the spacer formed of a material having a sheet resistance of no greater than about 10.sup.7 .OMEGA./.quadrature..
- 28. The flat panel apparatus of claim 27, wherein the spacer is formed of a material with a sheet resistance of no greater than about 10.sup.5 .OMEGA./.quadrature..
- 29. The flat panel apparatus of claim 27, wherein the spacer has a selectable potential drop across an exterior surface of the spacer.
- 30. The flat panel apparatus of claim 27, wherein a voltage of the electrode is controlled to achieve a desired voltage distribution between the backplate and the faceplate.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application Ser. No. 08/188,857 entitled "Structure and Operation of High Voltage Supports: by Spindt et al., filed Jan. 29, 1994, which is a continuation-in-part of U.S. patent application Ser. No. 08/012,542, entitled "Internal Support Structure For Flat Panel Device," by Fahlen et al., filed Feb. 1, 1993, which is, in turn, a continuation-in-part of U.S. patent application Ser. No. 07/867,044, entitled "Self Supporting Flat Video Display," by Lovoi, filed Apr. 10, 1992, now U.S. Pat. No. 5,424,605. This application is related to U.S. patent application entitled "Metallized High Voltage Spacers", filed by Chris Spindt et al, Ser. No. 08/317,299, filed Oct. 3, 1994.
US Referenced Citations (14)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0436997A1 |
Jul 1991 |
EPX |
0464938A1 |
Jan 1992 |
EPX |
0496450A1 |
Jul 1992 |
EPX |
0580244A1 |
Jan 1994 |
EPX |
9318536 |
Sep 1993 |
WOX |
Non-Patent Literature Citations (3)
Entry |
Andreadakis et al., "Influence of Barrier Ribs on the Memory Margin of ac Plasma Display Panels", Proceedings of the SID, vol. 31, No. 4, pp. 355-360, (1990). |
Fujii et al., "A Sandblasting Process for Fabrication of Color PDP Phosphor Screens", SID 92 Digest, pp. 728-731, (1992). |
Terao et al., "Fabrication of Fine Barrier Ribs for Color Plasma Display Panels by Sandblasting", SID 92 Digest, pp. 724-727, (1992). |
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
188857 |
Jan 1994 |
|
Parent |
12542 |
Feb 1993 |
|
Parent |
867044 |
Apr 1992 |
|